

### **Features and Benefits**

- Ideal for applications that require pulsing V<sub>CC</sub> to conserve power
- Continuous-time operation
  - Fast power-on time
  - Low noise
- Stable operation over full operating temperature range
- Reverse battery protection
- Solid-state reliability
- Factory-programmed at end-of-line for optimum performance
- Robust EMC performance
- High ESD rating
- Regulator stability without a bypass capacitor

## Packages:



Not to scale

## Description

The Allegro® A1205 Hall-effect bipolar switch is a next-generation replacement and extension of the popular Allegro A3134 bipolar switch. The A1205 has identical specifications as the A1201 but is recommended for applications that require pulsing  $V_{CC}$  to conserve power. For standard applications, where  $V_{CC}$  is constant, please refer to the A1201 through A1204 devices.

Overall, the A120x family, produced with BiCMOS technology, consists of continuous-time devices that feature fast power-on time and low-noise operation. Device programming is performed after packaging to ensure increased switchpoint accuracy by eliminating offsets that can be induced by package stress. Unique Hall element geometries and low-offset amplifiers help to minimize noise and to reduce the residual offset voltage normally caused by device overmolding, temperature excursions, and thermal stress.

The A120x Hall-effect bipolar switches include the following on a single silicon chip: voltage regulator, Hall-voltage generator, small-signal amplifier, Schmitt trigger, and NMOS output transistor. The integrated voltage regulator permits operation from 3.8 to 24 V. The extensive on-board protection circuitry

Continued on the next page...

## **Functional Block Diagram**



## A1205

# Continuous-Time Bipolar Switch

### **Description (continued)**

makes possible a ±30 V absolute maximum voltage rating for superior protection in automotive and motor commutation applications, without adding external components.

The small geometries of the BiCMOS process allow these devices to be provided in ultrasmall packages. The package styles available

provide magnetically optimized solutions for most applications. Package LH is a SOT23W miniature thin-profile surface-mount package, while package UA is a three-lead ultramini SIP for throughhole mounting. Each package is lead (Pb) free, with 100% matte tin plated leadframes.

#### **Selection Guide**

| Part Number  | Packing*                     | Mounting                   | Ambient, T <sub>A</sub> | B <sub>RP</sub> (Min) | B <sub>OP</sub> (Max) |
|--------------|------------------------------|----------------------------|-------------------------|-----------------------|-----------------------|
| A1205LLHLT-T | 7-in. reel, 3000 pieces/reel | 3-pin SOT23W surface mount | –40°C to 150°C          | -50                   | 50                    |
| A1205LUA-T   | Bulk, 500 pieces/bag         | 3-pin SIP through hole     | -40°C to 150°C          | -50                   | 50                    |

<sup>\*</sup>Contact Allegro for additional packing options.



### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes   | Rating     | Units |
|-------------------------------|----------------------|---------|------------|-------|
| Supply Voltage                | V <sub>cc</sub>      |         | 30         | V     |
| Reverse Supply Voltage        | V <sub>RCC</sub>     |         | -30        | V     |
| Output Off Voltage            | V <sub>OUT</sub>     |         | 30         | V     |
| Reverse Output Voltage        | V <sub>ROUT</sub>    |         | -0.5       | V     |
| Output Current Sink           | I <sub>OUTSINK</sub> |         | 25         | mA    |
| Magnetic Flux Density         | В                    |         | Unlimited  | G     |
| Operating Ambient Temperature | T <sub>A</sub>       | Range E | -40 to 85  | °C    |
| Operating Ambient Temperature |                      | Range L | -40 to 150 | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |         | 165        | °C    |
| Storage Temperature           | T <sub>stg</sub>     |         | -65 to 170 | °C    |



### OPERATING CHARACTERISTICS over full operating voltage and ambient temperature ranges, unless otherwise noted

| Characteristic                        | Symbol                | Test Conditions                                                                                           | Min. | Тур. | Max. | Units |
|---------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Electrical Characteristics            |                       |                                                                                                           |      |      |      |       |
| Supply Voltage <sup>1</sup>           | V <sub>CC</sub>       | Operating, T <sub>J</sub> < 165°C                                                                         | 3.8  | _    | 24   | V     |
| Output Leakage Current                | I <sub>OUTOFF</sub>   | V <sub>OUT</sub> = 24 V, B < B <sub>RP</sub>                                                              | _    | -    | 10   | μA    |
| Output On Voltage                     | V <sub>OUT(SAT)</sub> | I <sub>OUT</sub> = 20 mA, B > B <sub>OP</sub>                                                             | _    | 215  | 400  | mV    |
| Power-On Time <sup>2</sup>            | t <sub>PO</sub>       | Slew rate (dV <sub>CC</sub> /dt) < 2.5 V/ $\mu$ s, B > B <sub>OP</sub> + 5 G or B < B <sub>RP</sub> - 5 G | _    | _    | 4    | μs    |
| Output Rise Time <sup>3</sup>         | t <sub>r</sub>        | $V_{CC} = 12 \text{ V}, R_{LOAD} = 820 \Omega, C_S = 12 \text{ pF}$                                       | _    | _    | 200  | ns    |
| Output Fall Time <sup>3</sup>         | t <sub>f</sub>        | $V_{CC} = 12 \text{ V}, R_{LOAD} = 820 \Omega, C_S = 12 \text{ pF}$                                       | _    | _    | 200  | ns    |
| Supply Current                        | I <sub>CCON</sub>     | B > B <sub>OP</sub>                                                                                       | _    | 3.8  | 7.5  | mA    |
|                                       | I <sub>CCOFF</sub>    | B < B <sub>RP</sub>                                                                                       | _    | 3.5  | 7.5  | mA    |
| Reverse Battery Current               | I <sub>RCC</sub>      | $V_{RCC} = -30 \text{ V}$                                                                                 | _    | _    | -10  | mA    |
| Supply Zener Clamp Voltage            | $V_Z$                 | I <sub>CC</sub> = 30 mA; T <sub>A</sub> = 25°C                                                            | 32   | _    | 40   | V     |
| Supply Zener Current                  | I <sub>Z</sub>        | V <sub>Z</sub> = 32 V; T <sub>A</sub> = 25°C                                                              | _    | -    | 30   | mA    |
| Magnetic Characteristics <sup>4</sup> |                       |                                                                                                           |      |      |      |       |
| Operate Point                         | B <sub>OP</sub>       | South pole adjacent to branded face of device                                                             | -40  | 15   | 50   | G     |
| Release Point                         | B <sub>RP</sub>       | North pole adjacent to branded face of device                                                             | -50  | -15  | 40   | G     |
| Hysteresis                            | B <sub>HYS</sub>      | B <sub>OP</sub> – B <sub>RP</sub>                                                                         | 5    | 30   | 55   | G     |

<sup>&</sup>lt;sup>1</sup> Maximum voltage must be adjusted for power dissipation and junction temperature, see *Power Derating* section.

### DEVICE QUALIFICATION PROGRAM

Contact Allegro for information.

EMC (Electromagnetic Compatibility) REQUIREMENTS Contact Allegro for information.



 $<sup>^2</sup>$  For V<sub>CC</sub> slew rates greater than 2.5 V/ $\mu$ s, and T<sub>A</sub> = 150°C, the Power-On Time can reach its maximum value.

<sup>&</sup>lt;sup>3</sup> C<sub>S</sub> =oscilloscope probe capacitance.

<sup>&</sup>lt;sup>4</sup> Magnetic flux density, B, is indicated as a negative value for north-polarity magnetic fields, and as a positive value for south-polarity magnetic fields. This so-called algebraic convention supports arithmetic comparison of north and south polarity values, where the relative strength of the field is indicated by the absolute value of B, and the sign indicates the polarity of the field (for example, a –100 G field and a 100 G field have equivalent strength, but opposite polarity). Reference to the magnetic field polarity is with respect to the beveled face of the device.

### THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

| Characteristic             | Symbol | Test Conditions*                                                                                       |     | Units |
|----------------------------|--------|--------------------------------------------------------------------------------------------------------|-----|-------|
| Package Thermal Resistance | R      | Package LH, 1-layer PCB with copper limited to solder pads                                             |     | °C/W  |
|                            |        | Package LH, 2-layer PCB with 0.463 in. <sup>2</sup> of copper area each side connected by thermal vias |     | °C/W  |
|                            |        | Package UA, 1-layer PCB with copper limited to solder pads                                             | 165 | °C/W  |

<sup>\*</sup>Additional thermal information available on Allegro Web site.



### **Power Dissipation versus Ambient Temperature**





## Characteristic Data

























## **Functional Description**

#### **Bipolar Device Switching**

The devices of the A120X family provide highly sensitive switching for applications using magnetic fields of alternating polarities, such as ring magnets. There are three switching modes for bipolar devices, referred to as *latch*, *unipolar switch*, and *negative switch*. Mode is determined by the switchpoint characteristics of the individual device. The characteristic hysteresis,  $B_{HYS}$ , of the device, is the difference in the relative magnetic strength and polarity of the switchpoints of the device. (Note that, in the following descriptions, a negative magnetic value indicates a north polarity field, and a positive magnetic value indicates a south polarity field. For a given value of magnetic strength,  $B_{\rm X}$ , the values  $-B_{\rm X}$  and  $B_{\rm X}$  indicate two fields of equal strength, but opposite polarity. B=0 indicates the absence of a magnetic field.)

Bipolar devices typically behave as latches. In this mode, magnetic fields of opposite polarity and equivalent strengths are needed to switch the output. When the magnetic fields are removed  $(B \rightarrow 0)$  the device remains in the same state until a magnetic field of the opposite polarity and of sufficient strength causes it to switch. The hysteresis of latch mode behavior is shown in panel A of figure 1.

In contrast to latching, when a device exhibits unipolar switching, it only responds to a south magnetic field. The field must be of sufficient strength, >  $B_{OP}$ , for the device to operate. When the field is reduced beyond the  $B_{RP}$  level, the device switches back to the high state, as shown in panel B of figure 1. Devices exhibiting negative switch behavior operate in a similar but opposite manner. A north polarity field of sufficient strength, >  $B_{RP}$ , (more north than  $B_{RP}$ ) is required for operation, although the result is that  $V_{OUT}$  switches high, as shown in panel C. When





Figure 1. Bipolar Device Output Switching Modes. These behaviors can be exhibited when using a circuit such as that shown in panel D. Panel A displays the hysteresis when a device exhibits latch mode (note that the  $B_{HYS}$  band incorporates B=0), panel B shows unipolar switch behavior (the  $B_{HYS}$  band is more positive than B=0), and panel C shows negative switch behavior (the  $B_{HYS}$  band is more negative than B=0). Bipolar devices, such as the 120x family, can operate in any of the three modes.



the field is reduced beyond the  $B_{\text{OP}}$  level, the device switches back to the low state.

The typical output behavior of the A120x devices is latching. However, the A120x family is designed to attain a small hysteresis, and thereby provide more sensitive switching. Although this means that true latching behavior cannot be guaranteed in all cases, proper switching can be ensured by use of both south and north magnetic fields, as in a ring magnet. The hysteresis of the A120x family allows clean switching of the output, even in the presence of external mechanical vibration and electrical noise.

Bipolar devices adopt an indeterminate output state when powered-on in the absence of a magnetic field or in a field that lies within the hysteresis band of the device.

For more information on Bipolar switches, refer to Application Note 27705, *Understanding Bipolar Hall Effect Sensor ICs*.

#### **CONTINUOUS-TIME BENEFITS**

Continuous-time devices, such as the A120x family, offer the fastest available power-on settling time and frequency response. Due to offsets generated during the IC packaging process, continuous-time devices typically require programming after packaging to tighten magnetic parameter distributions. In contrast, chopper-stabilized switches employ an offset cancellation technique on the chip that eliminates these offsets without the need for after-packaging programming. The tradeoff is a longer settling time and reduced frequency response as a result of the chopper-stabilization offset cancellation algorithm.

The choice between continuous-time and chopper-stabilized designs is solely determined by the application. Battery management is an example where continuous-time is often required. In these applications,  $V_{CC}$  is chopped with a very small duty cycle in order to conserve power (refer to figure 2). The duty cycle is controlled by the power-on time,  $t_{PO}$ , of the device. Because



Figure 2. Continuous-Time Application,  $B < B_{RP}$ . This figure illustrates the use of a quick cycle for chopping  $V_{CC}$  in order to conserve battery power. Position 1, power is applied to the device. Position 2, the output assumes the correct state at a time prior to the maximum Power-On Time,  $t_{PO(max)}$ . The case shown is where the correct output state is HIGH. Position 3,  $t_{PO(max)}$  has elapsed. The device output is valid. Position 4, after the output is valid, a control unit reads the output. Position 5, power is removed from the device.



continuous-time devices have the shorter power-on time, they are the clear choice for such applications.

For more information on the chopper stabilization technique, refer to Technical Paper STP 97-10, *Monolithic Magnetic Hall Sensing Using Dynamic Quadrature Offset Cancellation* and Technical Paper STP 99-1, *Chopper-Stabilized Amplifiers with a Track-and-Hold Signal Demodulator*.

#### ADDITIONAL APPLICATIONS INFORMATION

Extensive applications information for Hall-effect devices is available in:

- Hall-Effect IC Applications Guide, Application Note 27701
- Hall-Effect Devices: Gluing, Potting, Encapsulating, Lead Welding and Lead Forming, Application Note 27703.1
- Soldering Methods for Allegro's Products SMT and Through-Hole, Application Note 26009

All are provided in *Allegro Electronic Data Book*, AMS-702, and the Allegro Web site, www.allegromicro.com.

## Pin-out Diagrams

Package LH



Package UA



Terminal List

| Name | Description                   | Number     |            |  |
|------|-------------------------------|------------|------------|--|
| Name | Description                   | Package LH | Package UA |  |
| VCC  | Connects power supply to chip | 1          | 1          |  |
| VOUT | Output from circuit           | 2          | 3          |  |
| GND  | Ground                        | 3          | 2          |  |



## **Power Derating**

### **Power Derating**

The device must be operated below the maximum junction temperature of the device,  $T_{J(max)}$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$P_D = V_{IN} \times I_{IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta JA} (2)$$

$$T_{J} = T_{A} + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A$ = 25°C,  $V_{CC}$ = 12 V,  $I_{CC}$ = 4 mA, and  $R_{\theta JA}$ = 140 °C/W, then:

$$P_D = V_{CC} \times I_{CC} = 12 \text{ V} \times 4 \text{ mA} = 48 \text{ mW}$$

$$\Delta T = P_D \times R_{\theta IA} = 48 \text{ mW} \times 140 \text{ }^{\circ}\text{C/W} = 7^{\circ}\text{C}$$

$$T_1 = T_{\Delta} + \Delta T = 25^{\circ}C + 7^{\circ}C = 32^{\circ}C$$

A worst-case estimate,  $P_{D(max)}$ , represents the maximum allowable power level ( $V_{CC(max)}$ ,  $I_{CC(max)}$ ), without exceeding  $T_{J(max)}$ , at a selected  $R_{\theta JA}$  and  $T_A$ .

*Example*: Reliability for  $V_{CC}$  at  $T_A$ =150°C, package UA, using minimum-K PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA} = 165^{\circ}\text{C/W}$ ,  $T_{J(max)} = 165^{\circ}\text{C}$ ,  $V_{CC(max)} = 24$  V, and  $I_{CC(max)} = 7.5$  mA.

Calculate the maximum allowable power level,  $P_{D(max)}$ . First, invert equation 3:

$$\Delta T_{\text{max}} = T_{\text{J(max)}} - T_{\text{A}} = 165 \,^{\circ}\text{C} - 150 \,^{\circ}\text{C} = 15 \,^{\circ}\text{C}$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$P_{D(max)} = \Delta T_{max} \div R_{\theta JA} = 15^{\circ}C \div 165^{\circ}C/W = 91 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

$$V_{CC(est)} = P_{D(max)} \div I_{CC(max)} = 91 \text{ mW} \div 7.5 \text{ mA} = 12.1 \text{ V}$$

The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC(est)}$ .

Compare  $V_{CC(est)}$  to  $V_{CC(max)}$ . If  $V_{CC(est)} \leq V_{CC(max)}$ , then reliable operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC(est)} \geq V_{CC(max)}$ , then operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  is reliable under these conditions.



## Package LH, 3-Pin (SOT-23W)



For Reference Only; not for tooling use (reference dwg. 802840)

Dimensions in millimeters
Dimensions exclusive of mold flash, gate burrs, and dambar protrusions
Exact case and lead configuration at supplier discretion within limits shown

Active Area Depth, 0.28 mm REF

Reference land pattern layout
All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances

Branding scale and appearance at supplier discretion

hall element, not to scale



## Package UA, 3-Pin SIP



Copyright ©2006-2013, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

