#### **Features and Benefits** - Simultaneous programming of PWM carrier frequency, quiescent duty cycle, and sensitivity; for system optimization - Factory programmed sensitivity temperature coefficient and quiescent duty cycle drift - Programmability at end-of-line - Pulse width modulated (PWM) output provides increased noise immunity compared to an analog output - Precise recoverability after temperature cycling - Output duty cycle clamps provide short circuit diagnostic capabilities - Optional 50% duty cycle calibration test mode at device power up - Wide ambient temperature range: -40°C to 150°C - Resistant to mechanical stress - Advanced chopper stabilization circuits and differential signal path design lead to very low output offset levels - Proprietary on-chip filters provide high output resolution - Wide power supply operating range: 4.5 to 18 V ## Package: 3-pin SIP (suffix KB) ### **Description** The A1356 device is a high precision, programmable open drain Hall-effect linear sensor IC with a pulse width modulated (PWM) output. The duty cycle (D) of the PWM output signal is proportional to an applied magnetic field. The A1356 device converts an analog signal from its internal Hall element to a digitally encoded PWM output signal. The coupled noise immunity of the digitally encoded PWM output is far superior to the noise immunity of an analog output signal. The BiCMOS, monolithic circuit inside of the A1356 integrates a Hall element, precision temperature-compensating circuitry to reduce the intrinsic sensitivity and offset drift of the Hall element, a small-signal high-gain amplifier, proprietary dynamic offset cancellation circuits, and PWM conversion circuitry. The dynamic offset cancellation circuits reduce the residual offset voltage of the Hall element. Hall element offset is normally caused by device overmolding, temperature dependencies, and thermal stress. The high frequency offset cancellation (chopping) clock allows for a greater sampling rate, which increases the accuracy of the output signal and results in faster signal processing capability. The A1356 sensor is provided in a lead (Pb) free 3-pin single inline package (KB suffix), with 100% matte tin leadframe plating. ## **Functional Block Diagram** ### **Selection Guide** | Part Number | Packing* | |--------------|-----------------------------| | A1356LKB-T | 500 pieces per bag | | A1356LKBTN-T | 4000 pieces per 13-in. reel | <sup>\*</sup>Contact Allegro® for additional packing options #### **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Unit | |--------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|------| | Supply Voltage | V <sub>CC</sub> | | 28 | V | | Reverse Supply Voltage | V <sub>RCC</sub> | | -18 | V | | Output Voltage | V <sub>OUT</sub> | | 24 | V | | Reverse Output Voltage | V <sub>ROUT</sub> | | -0.5 | V | | Output Current I <sub>OU</sub> | | Internal current limiting is intended to protect the device from output short circuits, but is not intended for continuous operation | 25 | mA | | Reverse Output Current | I <sub>OUT</sub> | V <sub>OUT</sub> > -0.5 V, T <sub>A</sub> = 25°C | -50 | mA | | Operating Ambient Temperature | T <sub>A</sub> | L temperature range | -40 to 150 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 165 | °C | | Storage Temperature | T <sub>stg</sub> | V <sub>CC</sub> = 0 V | -65 to 170 | °C | ## **Pin-out Diagram** ### **Terminal List Table** | Number | Name | Function | |--------|--------|------------------------------------------------------------------------------------------| | 1 | VCC | Input power supply; use bypass capacitor to connect to ground; also used for programming | | 2 | GND | Ground | | 3 | PWMOUT | Open drain pulse width modulated output signal | **OPERATING CHARACTERISTICS** Valid over full operating temperature range, $T_A$ , $V_{CC}$ = 4.5 to 18 V, $C_{BYPASS}$ = 0.1 $\mu$ F, unless otherwise noted | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------|-------|------------------------------|--------|----------| | Electrical Characteristics | | | | | | | | Supply Voltage | V <sub>CC</sub> | | 4.5 | _ | 18 | V | | Supply Current | I <sub>CC</sub> | | _ | 6 | 10 | mA | | Supply Zener Clamp Voltage | V <sub>Zsupply</sub> | I <sub>CC</sub> = 18 mA, T <sub>A</sub> = 25°C, t < 5 min | 28 | _ | _ | V | | Power On Time <sup>1,2,3</sup> | t <sub>PO</sub> | f <sub>pwm</sub> = 2 kHz | _ | _ | 4 | ms | | Internal Bandwidth | BWi | Small signal –3 dB, 100 G <sub>(P-P)</sub> magnetic input signal | _ | 400 | _ | Hz | | Chopping Frequency <sup>4</sup> | f <sub>C</sub> | T <sub>A</sub> = 25°C | _ | 200 | _ | kHz | | Output Characteristics | | | | | | | | | ., | I <sub>OUTSINK</sub> ≤ 20 mA, PWMOUT transistor on | _ | _ | 0.6 | V | | PWMOUT Saturation Voltage | V <sub>SAT</sub> | I <sub>OUTSINK</sub> ≤ 10 mA, PWMOUT transistor on | _ | _ | 0.5 | V | | PWMOUT Current Limit | I <sub>LIMIT</sub> | $R_L = 0 \Omega$ | 30 | 60 | 80 | mA | | PWMOUT Leakage Current | I <sub>LEAK</sub> | VCC = 3.2 V, 0 V ≤ PWMOUT ≤ 24 V, PWMOUT transistor off | _ | 0.1 | 10 | μА | | PWMOUT Zener Clamp Voltage | V <sub>ZOUT</sub> | I <sub>OUTSINK</sub> = I <sub>LIMIT</sub> , T <sub>A</sub> = 25°C | 28 | _ | _ | V | | PWMOUT Rise Time <sup>2,3</sup> | t <sub>r</sub> | R = 2 kΩ, C = 20 pF | _ | 3 | _ | μs | | PWMOUT Fall Time <sup>2,3</sup> | t <sub>f</sub> | R= 2 kΩ, C = 20 pF | _ | 3 | _ | μs | | Maximum Propagation Delay <sup>2,3</sup> | t <sub>pd(max)</sub> | | _ | 1.5 | _ | ms | | Response Time <sup>2,3</sup> | t <sub>RESPONSE</sub> | Impulse magnetic field of 300 G, f <sub>pwm</sub> = 2 kHz | _ | _ | 2 | ms | | Load Resistance (External) <sup>3</sup> | R <sub>L</sub> | PWMOUT to VCC | 2040 | - | _ | Ω | | Load Capacitance (External) <sup>3</sup> | C <sub>L</sub> | PWMOUT to GND | _ | - | 10 | nF | | Duty Cycle Jitter <sup>2,3,5</sup> | J <sub>D</sub> | Measured over 1000 output PWM clock periods, 3 sigma values, Sens = 60 m% / G | _ | _ | ±0.090 | % D | | | D <sub>CLP(HIGH)</sub> | | 90 | _ | 95 | % D | | Clamp Duty Cycle <sup>3</sup> | D <sub>CLP(LOW)</sub> | | 5 | _ | 10 | % D | | Pre-Programming Target <sup>6</sup> | | | | | | | | Pre-Programming Quiescent Duty Cycle Output | D <sub>(Q)PRE</sub> | B = 0 G, T <sub>A</sub> = 25°C | _ | 52 | _ | % D | | Pre-Programming Sensitivity | Sens <sub>PRE</sub> | T <sub>A</sub> = 25°C | _ | 20 | _ | (m% D)/G | | Pre-Programming PWM Output Carrier Frequency | f <sub>PWMPRE</sub> | T <sub>A</sub> = 25°C | _ | 2.8 | _ | kHz | | Quiescent Duty Cycle Programming | | | | | | | | Initial Quiescent Duty Cycle Output | D <sub>(Q)init</sub> | T <sub>A</sub> = 25°C | _ | D <sub>(Q)PRE</sub> | _ | % D | | Guaranteed Quiescent Duty Cycle<br>Output Range <sup>7</sup> | D <sub>(Q)</sub> | T <sub>A</sub> = 25°C | 40 | _ | 60 | % D | | Quiescent Duty Cycle Output<br>Programming Bits | | | _ | 9 | _ | bit | | Average Quiescent Duty Cycle Output Step Size <sup>8,9</sup> | Step <sub>D(Q)</sub> | T <sub>A</sub> = 25°C | 0.085 | 0.100 | 0.115 | % D | | Quiescent Duty Cycle Output<br>Programming Resolution <sup>10</sup> | Err <sub>PGD(Q)</sub> | T <sub>A</sub> = 25°C | _ | Step <sub>D(Q)</sub> × ±0. 5 | _ | % D | Continued on the next page... # A1356 # High Precision Linear Hall-Effect Sensor IC With an Open Drain Pulse Width Modulated Output ## **OPERATING CHARACTERISTICS (continued)** Valid over full operating temperature range, $T_A$ , $V_{CC}$ = 4.5 to 18 V, $C_{BYPASS}$ = 0.1 $\mu$ F, unless otherwise noted | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------------------------|---------------------------|-----------------------------------------------------|------|------------------------------|------|----------| | Sensitivity Programming | | | | | | • | | Initial Sensitivity | Sens <sub>init</sub> | T <sub>A</sub> = 25°C | _ | Sens <sub>PRE</sub> | _ | (% D)/G | | Guaranteed Sensitivity Range | Sens <sub>LOW</sub> | T <sub>A</sub> = 25°C | 45 | _ | 75 | (m% D)/G | | Sensitivity Programming Bits | | | _ | 8 | _ | bit | | Average Sensitivity Step Size8,9 | Step <sub>SENS(low)</sub> | T <sub>A</sub> = 25°C | 150 | 300 | 450 | (µ% D)/G | | Sensitivity Programming Resolution <sup>10</sup> | Err <sub>PGSENS</sub> | T <sub>A</sub> = 25°C | _ | Step <sub>SENS</sub> × ±0. 5 | - | (μ% D)/G | | Carrier Frequency Programming | | | · | | | | | Initial Carrier Frequency | f <sub>PWMinit</sub> | T <sub>A</sub> = 25°C | - | f <sub>PWMPRE</sub> | _ | Hz | | Carrier Frequency Programming Range | f <sub>PWM</sub> | T <sub>A</sub> = 25°C | 1.8 | 2 | 2.2 | kHz | | Carrier Frequency Programming Bits | | | _ | 4 | - | bit | | Average Carrier Frequency Step Size <sup>8,9</sup> | Step <sub>fPWM</sub> | T <sub>A</sub> = 25°C | 90 | 114 | 140 | Hz | | Carrier Frequency Programming Resolution <sup>10</sup> | Err <sub>PGfPWM</sub> | T <sub>A</sub> = 25°C | _ | Step <sub>fPWM</sub> × ±0. 5 | _ | Hz | | Calibration Test Mode | | | | | | | | Calibration Test Mode Duration <sup>3</sup> | t <sub>CAL</sub> | f <sub>PWM</sub> = 2 kHz | 45 | 50 | 55 | ms | | Output Duty Cycle During Calibration Mode <sup>3</sup> | D <sub>CAL</sub> | T <sub>A</sub> = 25°C | 49 | 50 | 51 | % D | | Lock Bit Programming | | | · | | | | | Overall Programming Lock Bit | LOCK | | _ | 1 | - | bit | | Factory Programmed Sensitivity Temp | erature Coe | fficient And Drift Characteristics | | | | | | Sensitivity Temperature Coefficient <sup>11</sup> | Sens <sub>TC</sub> | T <sub>A</sub> = 150°C | _ | 0.03 | _ | %/°C | | Sensitivity Drift Through Temperature Range <sup>12</sup> | ΔSens <sub>TC</sub> | T <sub>A</sub> = 150°C | _ | < ±3 | - | % | | Sensitivity Drift Due to Package<br>Hysteresis <sup>2</sup> | ΔSens <sub>PKG</sub> | T <sub>A</sub> = 150°C, after temperature cycling | _ | < ±1 | _ | % | | Factory Programmed Duty Cycle Drift | • | | • | | | • | | Duty Cycle Temperature Coefficient <sup>11</sup> | D <sub>TC</sub> | T <sub>A</sub> = 150°C | _ | 0 | _ | (% D)/°C | | Quiescent Duty Cycle Drift Through<br>Temperature Range | $\Delta D_{(Q)}$ | Sens = Sens <sub>PRE</sub> , T <sub>A</sub> = 150°C | - | < ±0.35 | - | % D | Continued on the next page... ### **OPERATING CHARACTERISTICS (continued)** Valid over full operating temperature range, $T_A$ , $V_{CC}$ = 4.5 to 18 V, $C_{BYPASS} = 0.1 \mu F$ , unless otherwise noted | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------|--------------------|-----------------|------|------|------|------| | Error Components | | | | | | | | Linearity Sensitivity Error <sup>2,3</sup> | Lin <sub>ERR</sub> | | _ | - | ±3.0 | % | | Symmetry Sensitivity Error <sup>2,3</sup> | Sym <sub>ERR</sub> | | _ | - | ±1.5 | % | After powering on the device, output of device needs time to reach valid magnetic response with a valid PWM output. <sup>&</sup>lt;sup>2</sup>See Characteristic Definitions section. <sup>&</sup>lt;sup>3</sup>Guarenteed by design only. Characterized but not tested in production. $<sup>^{4}</sup>f_{C}$ varies up to approximately $\pm$ 20% over the full operating ambient temperature range, $T_{A}$ , and process. <sup>&</sup>lt;sup>5</sup>Jitter is dependent on the sensitivity of the device. <sup>&</sup>lt;sup>6</sup>Raw device characteristic values before any programming. $<sup>^{7}</sup>D_{(Q)}(max)$ is the value available with all programming fuses blown (maximum programming code set). The $D_{(Q)}$ range is the total range from $D_{(Q)}(min)$ up to and including $D_{(Q)}(max)$ . See Characteristic Definitions section. <sup>8</sup>Step size is larger than required, in order to provide for manufacturing spread. See Characteristic Definitions section. <sup>&</sup>lt;sup>9</sup>Non-ideal behavior in the programming DAC can cause the step size at each significant bit rollover code to be greater than twice the maximum specified value of Step<sub>D(Q)</sub>, Step<sub>SENS</sub>, or Step<sub>FPWM</sub>. <sup>&</sup>lt;sup>10</sup>Overall programming value accuracy. See Characteristic Definitions section. <sup>&</sup>lt;sup>11</sup>Programmed at 150°C and calculated relative to 25°C. <sup>&</sup>lt;sup>12</sup>Sensitivity drift from expected value at T<sub>A</sub> after programming SENS<sub>TC</sub>. See Characteristic Definitions section. #### **Characteristic Performance** #### **Average Supply Current versus Temperature** #### **Average Supply Current versus Supply Voltage** Average PWMOut Saturation Voltage versus Temperature Average PWMOut Saturation Voltage versus Supply Voltage Average PWMOut Saturation Voltage versus Temperature Average PWMOut Saturation Voltage versus Supply Voltage #### Average Pre-Programming QDC Output versus Temperature #### Average Pre-Programming Sensitivity versus Temperature Average Pre-Programming PWM Output Carrier Frequency #### **Pre-Programming Clamp Duty Cycle versus Temperature** #### **Characteristic Definitions** **Power-On Time** When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before supplying a valid PWM output duty-cycle. Power-On Time, t<sub>PO</sub>, is defined as the time it takes for the output voltage to settle within $\pm 10\%$ of its steady state value after the power supply has reached its minimum specified operating voltage, $V_{CC}(min)$ . (See figure 1.) **Propagation Delay** Traveling time of signal from input Hall plate to output stage of device. (See figure 2.) **Response Time** The time interval between a) when the applied magnetic field reaches 90% of its final value, and b) when the sensor IC reaches 90% of its output corresponding to the applied magnetic field. (See figure 2.) **PWM Rise Time** The time elapsed between 10% and 90% of the rising signal value when output switches from low to high states. **PWM Fall Time** The time elapsed between 90% and 10% of the falling signal value when output switches from high to low states. Quiescent Duty Cycle In the quiescent state (no significant magnetic field: B = 0 G), the output duty cycle, $D_{(O)}$ , equals a specific programmed duty cycle throughout the entire operating ranges of V<sub>CC</sub> and ambient temperature, T<sub>A</sub>. **Guaranteed Quiescent Duty Cycle Output Range The** Quiescent Duty Cycle Output, D(O), can be programmed around its nominal value of 50% D, within the Guaranteed Quiescent Duty Cycle Range limits: $D_{(O)}(min)$ and $D_{(O)}(max)$ . The available guaranteed programming range for D<sub>(O)</sub> falls within the distributions of the minimum and the maximum programming code for setting $D_{(O)}$ . (See figure 3.) Figure 1. Definition of Power-On Time Average Quiescent Duty Cycle Output Step Size The average quiescent duty cycle output step size for a single device is determined using the following calculation: $$Step_{D(Q)} = \frac{D_{(Q)}(max) - D_{(Q)}(min)}{2^n - 1} , \qquad (1)$$ where: n is the number of available programming bits in the trim range, 2<sup>n</sup>-1 is the value of programming steps in the range, D(O)(max) is the maximum reached quiescent duty cycle, and D<sub>(O)</sub>(min) is minimum reached quiescent duty cycle. Figure 2. Definitions of Propagation Delay and Response Time Figure 3. Definition of Guaranteed Quiescent Voltage Output Range #### **Quiescent Duty Cycle Output Programming Resolution** The programming resolution for any device is half of its programming step size. Therefore, the typical programming resolution will be: $$Err_{PGD(O)}(typ) = 0.5 \times Step_{D(O)}(typ) \qquad (2)$$ Quiescent Duty Cycle Output Drift through Temperature Range Due to internal component tolerances and thermal considerations, the quiescent Duty Cycle Temperature Coefficient, $D_{TC}(Q)$ , may drift from its nominal value over the operating ambient temperature, $T_A$ . For purposes of specification, the Quiescent Duty Cycle Output Drift Through Temperature Range, $\Delta D_{(O)}$ (% D), is defined as: $$\Delta D_{(O)} = D_{(Q)(TA)} - D_{(Q)(25^{\circ}C)}$$ , (3) where $D_{(Q)(TA)}$ is the quiescent duty cycle measured at $T_A$ and is $D_{(Q)(25^{\circ}C)}$ quiescent duty cycle measured at 25°C. **Sensitivity** The presence of a south polarity magnetic field, perpendicular to the branded surface of the package face, increases the output duty cycle from its quiescent value toward the maximum duty cycle limit. The amount of the output duty cycle increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north polarity field decreases the output duty cycle from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens ((% D)/G), of the device, and it is defined for bipolar devices as: Sens = $$\frac{D_{\text{(BPOS)}} - D_{\text{(BNEG)}}}{\text{BPOS} - \text{BNEG}},$$ (4) and for unipolar devices as: Sens = $$\frac{D_{\text{(BPOS)}} - D_{\text{(Q)}}}{\text{BPOS}}$$ , (5) where BPOS and BNEG are two magnetic fields with opposite polarities. **Guaranteed Sensitivity Range** The magnetic sensitivity, Sens, can be programmed around its nominal value within the sensitivity range limits: Sens(min) and Sens(max). Refer to the Guaranteed Quiescent Duty Cycle Output Range section for a conceptual explanation of how value distributions and ranges are related. **Average Sensitivity Step Size** Refer to the Average Quiescent Duty Cycle Output Step Size section for a conceptual explanation. **Sensitivity Programming Resolution** Refer to the Quiescent Duty Cycle Output Programming Resolution section for a conceptual explanation. **Carrier Frequency Target** The PWM output signal Carrier Frequency Programming Range, f<sub>PWM</sub>, can be programmed to its nominal value of 2 kHz. **Average Carrier Frequency Step Size** Refer to the Average Quiescent Duty Cycle Output Step Size section for a conceptual explanation. **Carrier Frequency Programming Resolution** Refer to the Quiescent Duty Cycle Output Programming Resolution section for a conceptual explanation. **Sensitivity Temperature Coefficient** Device sensitivity changes as temperature changes, with respect to its programmed sensitivity temperature coefficient, SENS<sub>TC</sub>. SENS<sub>TC</sub> is programmed at 150°C, and calculated relative to the nominal sensitivity programming temperature of 25°C. SENS<sub>TC</sub> (%/°C) is defined as: $$Sens_{TC} = \left(\frac{Sens_{T2} - Sens_{T1}}{Sens_{T1}} \times 100\%\right) \left(\frac{1}{T2 - TI}\right) , \qquad (6)$$ where T1 is the nominal Sens programming temperature of 25°C, and T2 is the programming temperature of 150°C. The expected value of Sens over the full ambient temperature range, Sens<sub>EXPECTED(TA)</sub>, is defined as: $$Sens_{EXPECTED(TA)} = \frac{Sens_{T1} \times [100\% + Sens_{TC} (T_A - TI)]}{100\%} . \tag{7}$$ Sens<sub>EXPECTED (TA)</sub> should be calculated using the actual measured values of Sens<sub>T1</sub> and SENS<sub>TC</sub> rather than programming target values. Sensitivity Drift Through Temperature Range Second order sensitivity temperature coefficient effects cause the magnetic sensitivity, Sens, to drift from its expected value over the operating ambient temperature range, $T_A$ . For purposes of specification, the Sensitivity Drift Through Temperature Range, $\Delta Sens_{TC}$ , is defined as: $$\Delta Sens_{TC} = \frac{Sens_{TA} - Sens_{EXPECTED(TA)}}{Sens_{EXPECTED(TA)}} \times 100\% . \tag{8}$$ Sensitivity Drift Due to Package Hysteresis Package stress and relaxation can cause the device sensitivity at $T_A = 25$ °C to change during and after temperature cycling. For purposes of specification, the Sensitivity Drift Due to Package Hysteresis, $\Delta Sens_{PKG}$ , is defined as: $$\Delta Sens_{PKG} = \frac{Sens_{(25^{\circ}C)2} - Sens_{(25^{\circ}C)1}}{Sens_{(25^{\circ}C)1}} \times 100\% , \qquad (9)$$ where $Sens_{(25^{\circ}C)1}$ is the programmed value of sensitivity at $T_A = 25^{\circ}C$ , and $Sens_{(25^{\circ}C)2}$ is the value of sensitivity at $T_A = 25^{\circ}C$ , after temperature cycling $T_A$ up to 150°C, down to –40°C, and back to up 25°C. **Linearity Sensitivity Error** The A1356 is designed to provide a linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2. Linearity Error is calculated separately for the positive (Lin<sub>ERRPOS</sub>) and negative (Lin<sub>ERRNEG</sub>) applied magnetic fields. Linearity error (%) is measured and defined as: $$\operatorname{Lin}_{\mathrm{ERRPOS}} = \left(1 - \frac{\mathrm{Sens}_{\mathrm{BPOS2}}}{\mathrm{Sens}_{\mathrm{BPOS1}}}\right) \times 100\% ,$$ $$\operatorname{Lin}_{\mathrm{ERRNEG}} = \left(1 - \frac{\mathrm{Sens}_{\mathrm{BNEG2}}}{\mathrm{Sens}_{\mathrm{BNEG1}}}\right) \times 100\% , \qquad (10)$$ where: Sens<sub>Bx</sub> = $$\frac{|D_{(Bx)} - D_{(Q)}|}{B_x}$$ (11) and $B_{POSx}$ and $B_{NEGx}$ are positive and negative magnetic fields, with respect to the quiescent duty cycle output such that $B_{POS2}$ = $2 \times B_{POS1}$ and $B_{NEG2} = 2 \times B_{NEG1}$ . Then: $$Lin_{ERR} = max(Lin_{ERRPOS}, Lin_{ERRNEG})$$ . (12) Note that unipolar devices only have positive linearity error (LIN<sub>ERRPOS</sub>). **Symmetry Sensitivity Error** The magnetic sensitivity of A1356 device is constant for any two applied magnetic fields of equal magnitude and opposite polarities. Symmetry error, Sym<sub>ERR</sub> (%), is measured and defined as: $$Sym_{ERR} = \left(1 - \frac{Sens_{BPOS}}{Sens_{BNEG}}\right) \times 100\% \quad , \tag{13}$$ where $Sens_{Bx}$ is as defined in equation 11, and BPOS and BNEG are positive and negative magnetic fields such that |BPOS| = |BNEG|. Note that the symmetry error specification is only valid for bipolar devices. **Jitter** The duty cycle of the PWM output may vary slightly over time despite the presence of a constant applied magnetic field and a constant carrier frequency for the PWM signal. This phenomenon is known as jitter, and is defined as: $$J_{\rm DC} = \pm \frac{D_{\rm B}({\rm max}) - D_{\rm B}({\rm min})}{2}$$ , (14) where $D_B(max)$ and $D_B(min)$ are the maximum and minimum duty cycles at a constant applied magnetic field, B, measured over 1000 PWM clock periods with a constant applied magnetic field. $J_D$ is given in % D. ## **Typical Application Drawing** ### **Chopper Stabilization Technique** When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a patented technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and stress related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high-frequency sampling clock. For the demodulation process, a sample-and-hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signalprocessing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits. Chopper Stabilization Technique ## **Programming Guidelines** #### Overview Programming is accomplished by sending a series of input voltage pulses serially through the VCC pin of the device. A unique combination of different voltage level pulses controls the internal programming logic of the device to select a desired programmable parameter and change its value. There are three voltage levels that must be taken into account when programming. These levels are referred to as *high*, V<sub>P(HIGH)</sub>, *mid*, V<sub>P(MID)</sub>, and low, V<sub>P(LOW)</sub>. The 1356 features Try mode, Blow mode and Lock mode: - In Try mode, the value of multiple programmable parameters may be set and measured simultaneously. The parameter values are stored temporarily, and reset after cycling the supply voltage. - In Blow mode, the value of a single programmable parameter may be set and measured, and then permanently set by blowing solid-state fuses internal to the device. Additional parameters may be blown sequentially. This mode also is used for blowing the device-level fuse (when Lock mode is enabled), which permanently blocks the further programming of all parameters. - Lock mode prevents all future programming of the device. This is accomplished by blowing a special fuse using Blow mode. The programming sequence is designed to help prevent the device from being programmed accidentally; for example, as a result of noise on the supply line. Although any programmable variable power supply can be used to generate the pulse waveforms, Allegro highly recommends using the Allegro Sensor Evaluation Kit, available on the Allegro website On-line Store. The manual for that kit is available for download free of charge, and provides additional information on programming these devices. #### **Definition of Terms** **Register** The section of the programming logic that controls the choice of programmable modes and parameters. **Bit Field** The internal fuses unique to each register, represented as a binary number. Changing the bit field settings of a particular register causes its programmable parameter to change, based on the internal programming logic. **Key** A series of mid-level voltage pulses used to select a register, with a value expressed as the decimal equivalent of the binary value. The LSB of a register is denoted as key 1, or bit 0. **Code** The number used to identify the combination of fuses activated in a bit field, expressed as the decimal equivalent of the binary value. The LSB of a bit field is denoted as code 1, or bit 0. **Addressing** Increasing the bit field code of a selected register by serially applying a pulse train through the VCC pin of the device. Each parameter can be measured during the addressing process, but the internal fuses must be blown before the programming code (and parameter value) becomes permanent. **Fuse Blowing** Applying a high voltage pulse of sufficient duration to permanently set an addressed bit by blowing a fuse internal to the device. After a bit (fuse) has been blown, it cannot be reset. **Blow Pulse** A high voltage pulse of sufficient duration to blow the addressed fuse. **Cycling the Supply** Powering-down, and then powering-up the supply voltage. Cycling the supply is used to clear the programming settings in Try mode. #### Programming Pulse Requirements, Protocol at $T_{\Delta} = 25$ °C | Characteristic | Symbol | Notes | | | Max. | Unit | |------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|------|------| | | V <sub>P(LOW)</sub> | | _ | 5 | 5.5 | V | | Programming Voltage | V <sub>P(MID)</sub> | Measured at the VCC pin. | | 15 | 16 | V | | Vollago | V <sub>P(HIGH)</sub> | | 26 | 27 | 28 | V | | Programming<br>Current | I <sub>P</sub> | Minimum supply current required to ensure proper fuse blowing. In addition, a minimum capacitance, $C_{BLOW} = 0.1 \mu F$ , must be connected between the supply and GND pins during programming to provide the current necessary for fuse blowing. The blowing capacitor should be removed and the load capacitance used for properly programming duty cycle measurements. | | _ | _ | mA | | | t <sub>LOW</sub> | Duration of $V_{P(LOW)}$ for separating $V_{P(MID)}$ and $V_{P(HIGH)}$ pulses. | | _ | _ | μs | | Pulse Width | $t_{ACTIVE}$ Duration of $V_{P(MID)}$ and $V_{P(HIGH)}$ pulses for register selection or bit field addressing. | | 40 | _ | _ | μs | | | t <sub>BLOW</sub> | Duration of V <sub>P(HIGH)</sub> pulses for fuse blowing. | | _ | _ | μs | | Pulse Rise Time | t <sub>Pr</sub> | Rise time required for transitions from $V_{P(LOW)}$ to either $V_{P(MID)}$ or $V_{P(HIGH)}$ . | | _ | 100 | μs | | Pulse Fall Time | t <sub>Pf</sub> | Fall time required for transitions from $V_{P(HIGH)}$ to either $V_{P(MID)}$ or $V_{P(LOW)}$ . | | _ | 100 | μs | ## **Programming Procedures** #### **Mode and Parameter Selection** Each programmable mode and parameter can be accessed through specific registers. To select a register, a sequence of voltage pulses consisting of a $V_{P(HIGH)}$ pulse, a series of $V_{P(MID)}$ pulses, and a $V_{P(HIGH)}$ pulse (with no VCC supply interruptions) must be applied serially to the supply pin. The quantity of $V_{P(MID)}$ pulses is called the key, and uniquely identifies each register. The pulse train used for selection of the first register, key 1, is shown in figure 4. The A1356 has two registers that select among the three programmable modes: • Register Mode 1: Blow and Lock modes • Register Mode 2: Try mode And there are four registers that select among the four programmable parameters: • Register 1: Sensitivity, Sens • Register 2: Quiescent duty cycle output, $D_{(O)}$ • Register 3: Pulse width modulated carrier frequency , $f_{\text{PWM}}$ • Register 5: Lock (device locking) Figure 4. Parameter selection pulse train. This shows the sequence for selecting the register corresponding to key 1, indicated by a single $V_{P(MID)}$ pulse. #### Bit Field Addressing After a programmable parameter has been selected, a $V_{P(HIGH)}$ pulse transitions the programming logic into the bit field addressing state. Applying a series of $V_{P(MID)}$ pulses to the VCC pin of the device, as shown in figure 5, increments the bit field of the selected parameter. When addressing the bit field, the number of $V_{P(MID)}$ pulses is represented by a decimal number called a *code*. Addressing activates the corresponding fuse locations in the given bit field by increasing the binary value of an internal DAC. The value of the bit field (and code) increases by one with the falling edge of each $V_{P(MID)}$ pulse, up to the maximum possible code (see the Programming Logic table). As the value of the bit field code increases, the value of the programmable parameter changes. Measurements can be taken after each pulse to determine if the required result for the programmable parameter has been reached. Cycling the supply voltage resets all the locations in the bit field that have unblown fuses to their initial states. #### **Fuse Blowing** After the required code is found for a given parameter, its value can be set permanently by blowing individual fuses in the appropriate register bit field. Blowing is accomplished by applying a $V_{P(HIGH)}$ pulse, called a *blow* pulse, of sufficient duration at the $V_{P(HIGH)}$ level to permanently set an addressed bit by blowing a fuse internal to the device. Due to power requirements, the fuse for each bit in the bit field must be blown individually. To accomplish this, the code representing the required parameter value must be translated to a binary number. For example, as shown in figure 6, decimal code 5 is equivalent to the binary number 101. Therefore bit 2 (code 4) must be addressed and blown, the device power supply cycled, and then bit 0 (code 1) addressed Figure 5. Bit field addressing pulse train. Addressing the bit field by increasing the code causes the programmable parameter value to change. The number of bits available for a given programming code, n, varies among parameters; for example, the bit field for $D_{(Q)}$ has 8 bits available, which allows 255 separate codes to be used. and blown. An appropriate sequence for blowing code 5 is shown in figure 7. The order of blowing bits, however, is not important. Blowing bit 0 first, and then bit 2 is acceptable. Note: After blowing, the programming is not reversible, even after cycling the supply power. Although a register bit field fuse cannot be reset after it is blown, additional bits within the same register can be blown at any time until the device is locked. For example, if bit 1 (binary 10) has been blown, it is still possible to blow bit 0. The end result would be binary 11 (decimal code 3). #### **Locking the Device** After the desired code for each parameter is programmed, the device can be locked to prevent further programming of any parameters. #### **Additional Guidelines** The additional guidelines in this section should be followed to ensure the proper behavior of these devices: Figure 6. Example of code 5 broken into its binary components, which are code 4 and code 1. - A 0.1 μF blowing capacitor, C<sub>BLOW</sub>, must be mounted between the supply pin and the GND pin during programming, to ensure enough current is available to blow fuses. - The application capacitance, C<sub>L</sub>, should be used when measuring the output duty cycle during programming. - The power supply used for programming must be capable of delivering at least 26 V and 300 mA. - Be careful to observe the t<sub>LOW</sub> delay time before powering down the device after blowing each bit. - The following programming order is recommended: - $1. f_{PWM}$ - 2. Sens - 3. $D_{(0)}$ - 4. Lock the device (only after all other parameters have been programmed and validated, because this prevents any further programming of the device) #### **Programming Modes** **Try Mode** Try mode allows multiple programmable parameters to be tested simultaneously without permanently setting any values. In this mode, each $V_{P(HIGH)}$ pulse will indefinitely loop the programming logic through the mode, register, and bit field selection states. After powering the $V_{CC}$ supply, select mode key 2, the desired parameter register, and address its bit field. When addressing the bit field, each $V_{P(MID)}$ pulse increments the value of the parameter register up to the maximum possible code (see Programming Logic section). The addressed parameter value is stored in the device even after the programming drive voltage is removed from Figure 7. Example of Blow Mode programming pulses applied to the VCC pin. In this example, DC(Q) (Parameter Key 2) is addressed to code 4 (i.e bit 2) and its value is permanently blown. the VCC pin, allowing its value to be measured. To test an additional programmable parameter in conjunction with the original, enter an additional $V_{P(HIGH)}$ pulse on the VCC pin to reenter the parameter selection field. Select a different parameter register, and address its bit field, without any supply interruptions. Both parameter values will be stored and can be measured after removing the programming drive voltage. Multiple programming combinations can be tested to achieve optimal application accuracy. See figure 8 for an example of the Try mode pulse train. Registers can be addressed and re-addressed an indefinite number of times in any order. After the required code is found for each register, cycle the supply and blow the bit field using Blow mode. **Blow Mode** After the required value of the programmable parameter is found using Try mode, its corresponding code should be blown to make its value permanent. To do this, select the required parameter register, and address and blow each required bit separately (as described in the Fuse Blowing section). The supply must be cycled between blowing each bit of a given code. After a bit is blown, cycling the supply will not reset its value. Single parameters can be still addressed in the Blow mode before fuse blowing. Simultaneous addressing of multiple parameters, as in Try mode, is not possible. After powering the $V_{CC}$ supply, select the desired parameter register and address its bit field. When addressing the bit field, each $V_{P(MID)}$ pulse increments the value of the parameter register, up to the maximum possible code (see Programming Logic table). The addressed parameter value is stored in the device even after the programming drive voltage is removed from the VCC pin, allowing its value to be measured. It is not possible to decrease the value of the register without resetting the parameter bit field. To reset the bit field, and thus the value of the programmable parameter, cycle the supply, $V_{CC}$ , voltage. It is possible to switch between Try and Blow modes, in that after individual programmable parameters have been blown in Blow mode, other parameters can be still tested in Try mode. **Lock Mode** To lock the device, address the Lock bit and apply a blow pulse with C<sub>BLOW</sub> in place. After locking the device, no future programming of any parameter is possible. Figure 8. Example of Try mode programming pulses applied to the VCC pin. In this example, Sensitivity (parameter key 1) is addressed to code 3, and $D_{(Q)}$ (parameter key 2) is addressed to code 2. The values set in the Sensitivity and $D_{(Q)}$ registers will be held in the device until the supply is cycled. Permanent fuse blowing cannot be accomplished in Try mode. ## **Programming State Machine** ## **Programming Logic Table** | Mode or Parameter | Bit Fie | eld Address | | | | |------------------------|---------------------------------------------------|-------------|----------------------------------------------------------------------------------|--|--| | Name<br>(Register Key) | Binary Format [MSB → LSB] Decimal Equivalent Code | | Description | | | | Programmable Mode | | · | | | | | Blow, Lock | 01 | 1 | Blow parameter bit field fuse | | | | (1) | O I | ' | Blow Lock fuse to lock device | | | | Try<br>(2) | 10 | 2 | Try code | | | | Programmable Parameter | | | | | | | Sensitivity | 000000000 | 0 | Initial value, Sens = Sens <sub>PRE</sub> | | | | (1) | 011111111 | 255 | Maximum Sens value in range | | | | | 000000000 | 0 | Initial value, D <sub>(Q)</sub> = D <sub>(Q)PRE</sub> | | | | D | 011111111 | 255 | Maximum quiescent duty cycle in range | | | | D <sub>(Q)</sub> (2) | 10000000 | 256 | Switch from programming increasing $D_{(Q)}$ to programming decreasing $D_{(Q)}$ | | | | | 111111111 | 511 | Minimum quiescent duty cycle in range | | | | PWM Frequency | 000000000 | 0 | Initial value; f <sub>PWM</sub> = f <sub>PWMPRE</sub> | | | | (3) | 000001111 | 15 | Minimum PWM frequency in range | | | | Calibration Test Mode. | 000000000 | 0 | Initial value | | | | Lock | 000010000 | 16 | Enable Output Calibration Test Mode | | | | (5) | 100000000 | 512 | Enable blowing Lock fuse to lock device | | | ### **Output Calibration Test Mode** In customer applications, the PWM interface circuitry (body control module; BCM in figure 9) and the A1356 may be powered via different power and ground circuits. As a result, the ground reference for the A1356 may differ from the ground reference of the BCM. In some customer applications this ground difference can be as large as $\pm$ 0.5 V. Differences in the ground reference for the A1356 and the BCM can result in variations in the threshold voltage used to measure the duty cycle of the A1356. If the PWM conversion threshold voltage varies, then the duty cycle will vary because there is a finite rise time ( $t_r$ ) and fall time ( $t_f$ ) in the PWM waveform. This problem is shown in figure 10. The A1356 Output Calibration mode is used to compensate for this error in the duty cycle. While the A1356 is in Output Calibration mode, the device output waveform is a fixed 50% duty cycle (the programmed quiescent duty cycle value) regardless of the applied external magnetic field. After powering-up, the A1356 outputs its quiescent duty cycle waveform for 50 ms, regardless of the applied magnetic field (see figure 11). This allows the BCM to compare the measured quiescent duty cycle with an ideal 50% duty cycle. This test period allows end users to compensate for any threshold errors that result from a difference in system ground potentials. Figure 9. In many applications the A1356 may be powered using a different ground reference than the BCM. This may cause the ground reference for the A1356 (GND 1) to differ from the ground reference of the BCM (GND 2) by as much as to $\pm$ 0.5 V. Figure 10. When the threshold voltage, $V_{OUT(th)}$ , is correctly centered between , $V_{OUT(th)high}$ and , $V_{OUT(th)low}$ , the duty cycle accurately coincides with the applied magnetic field. If the threshold voltage is raised, the output duty cycle appears shorter than expected. Conversely, if the threshold voltage is lowered, the output duty cycle is longer than expected. After the initial 50 ms has elapsed, the duty cycle will correspond to an applied magnetic field as expected. The 50 ms calibration test time corresponds with a target PWM frequency of 2 kHz. If the PWM frequency is programmed away from its target of 2 kHz, the duration of the calibration test time will scale inversely with the change in PWM frequency. This test mode is optional and must be enabled by blowing its programming bit. After the test mode bit has been blown, the device enters Output Calibration mode every time the device is powered-on. This test mode is provided so that the user can compensate for differences in the ground potential between the A1356 and any interface circuitry used to measure the pulse width of the A1356 output. Figure 11. After powering-on, the A1356 outputs a 50% DC for the first 50 ms, regardless of the applied magnetic field (Output Calibration mode in effect). After the initial 50 ms has elapsed, the output responds to a magnetic field as expected. The example in this figure assumes that a large +B field is applied to the device after the initial 50 ms. ## Package KB, 3-Pin SIP Copyright ©2010-2013, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com