# Low Noise, High Precision, Programmable Linear Hall Effect Sensor IC With Advanced Temperature Compensation and High Bandwidth (120 kHz) Analog Output #### **Features and Benefits** - Proprietary segmented linear interpolated temperature compensation (TC) technology provides a typical accuracy of 1% across the full operating temperature range - Customer programmable, high resolution offset and sensitivity trim - Factory programmed sensitivity and quiescent output voltage TC with extremely stable temperature performance - High sensitivity Hall element for maximum accuracy - Extremely low noise and high resolution achieved via proprietary Hall element and low noise amplifier circuits - 120 kHz nominal bandwidth achieved via proprietary packaging and chopper stabilization techniques - Patented circuits suppress IC output spiking during fast current step inputs Continued on the next page... #### Package: 4-pin SIP (suffix KT) #### **Description** The Allegro<sup>TM</sup> A1363 programmable linear Hall-effect current sensor IC has been designed to achieve high accuracy and resolution without compromising bandwidth. The goal is achieved through new proprietary linearly interpolated temperature compensation technology that is programmed at the Allegro factory and provides sensitivity and offset that are virtually flat across the full operating temperature range. Temperature compensation is done in the digital domain with integrated EEPROM technology, without sacrificing the analog signal path 120 kHz bandwidth, making this device ideal for HEV inverter, DC-to-DC converter, and electric power steering (EPS) applications. This ratiometric Hall-effect sensor IC provides a voltage output that is proportional to the applied magnetic field. The customer can configure the sensitivity and quiescent (zero field) output voltage through programming on the VCC and output pins, to optimize performance in the end application. The quiescent output voltage is user-adjustable around 50% of the supply voltage, $V_{\rm CC}$ , and the output sensitivity is adjustable within the range of 0.6 to 14 mV/G. The sensor IC incorporates a highly sensitive Hall element with a BiCMOS interface integrated circuit that employs a low Continued on the next page... ## **Functional Block Diagram** #### Features and Benefits (continued) - Open circuit detection on ground pin (broken wire) - Undervoltage lockout for V<sub>CC</sub> below specification - Selectable sensitivity range between 0.6 and 14 mV/G through use of coarse sensitivity programming bits - Ratiometric sensitivity, quiescent voltage output, and clamps for interfacing with application A-to-D converter (ADC) - Precise recoverability after temperature cycling - Output voltage clamps provide short circuit diagnostic capabilities - Wide ambient temperature range: -40°C to 150°C - Immune to mechanical stress - Extremely thin package: 1 mm case thickness - AEC Q-100 automotive qualified #### **Description (continued)** noise small-signal high-gain amplifier, a clamped low-impedance output stage, and a proprietary, high bandwidth dynamic offset cancellation technique. These advances in Hall-effect technology work together to provide an industry leading sensing resolution at the full 120 kHz bandwidth. Broken ground wire detection as well as user-selectable output voltage clamps also are built into this device, for high reliability in automotive applications. Device parameters are specified across an extended ambient temperature range: -40°C to 150°C. The A1363 sensor IC is provided in an extremely thin case (1 mm thick), 4-pin SIP (single in-line package, suffix KT) that is lead (Pb) free, with 100% matte tin lead frame plating. #### **Selection Guide** | Ociection Guide | | | | | | |-----------------------------|-------------------------------------------------------------------------------------------|--|--|--|--| | Packing <sup>1</sup> | Sensitivity Range <sup>2</sup><br>(mV/G) | | | | | | 4000 pieces per 13-in. reel | SENS_COARSE 00: 0.6 to 1.3 | | | | | | 4000 pieces per 13-in. reel | SENS_COARSE 01: 1.3 to 2.9 | | | | | | 4000 pieces per 13-in. reel | SENS_COARSE 10: 2.9 to 6.4 | | | | | | 4000 pieces per 13-in. reel | SENS_COARSE 11: 6.4 to 14 | | | | | | | 4000 pieces per 13-in. reel<br>4000 pieces per 13-in. reel<br>4000 pieces per 13-in. reel | | | | | <sup>2</sup>Allegro recommends against changing Coarse Sensitivity settings when programming devices that will be used in production. Each A1363 has been Factory Temperature Compensated at a specific Sensitivity Range and changing coarse bits setting could cause sensitivity drift through temperature range ,ΔSens<sub>TC</sub>, to exceed specified limits.. #### **Table of Contents** | Specifications | 2 | Programming Serial Interface | 22 | |---------------------------------------|----|--------------------------------------------------------|----| | Pin-out Diagram and Terminal List | 3 | Transaction Types | 22 | | Thermal Characteristics | 4 | Writing the Access Code | 22 | | Characteristic Performance Data | 9 | Writing to Volatile Memory | 22 | | Characteristic Definitions | 13 | Writing to EEPROM | 23 | | | | Reading from EEPROM or Volatile Memory | 23 | | Functional Description | 18 | Error Checking | 23 | | Programming Sensitivity and Quiescent | | Serial Interface Reference | 24 | | Voltage Output | 18 | Serial Interface Message Structure | 25 | | Coarse Sensitivity | 18 | V <sub>CC</sub> Levels During Manchester Communication | 25 | | Memory Locking Mechanisms | 18 | EEPROM Cell Organization | 27 | | Power-On Reset (POR) and Undervoltage | | EEPROM Error Checking and Correction (ECC) | 28 | | Lock-Out (UVLO) Operation | 19 | Detecting ECC Error | 28 | | Detecting Broken Ground Wire | 20 | Package Drawing | 29 | | Chopper Stabilization Technique | 21 | i dollage Diawing | 20 | <sup>&</sup>lt;sup>1</sup>Contact Allegro for additional packing options #### **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Unit | |---------------------------------------|---------------------------|---------------------|------------|-------| | Forward Supply Voltage | V <sub>CC</sub> | | 6 | V | | Reverse Supply Voltage | V <sub>RCC</sub> | | -0.1 | V | | Forward Output Voltage | V <sub>OUT</sub> | | 25 | V | | Reverse Output Voltage | V <sub>ROUT</sub> | | -0.1 | V | | Output Source Current | I <sub>OUT(source)</sub> | VOUT to GND | 2.8 | mA | | Output Sink Current | I <sub>OUT(sink)</sub> | VCC to VOUT | 10 | mA | | Maximum Number of EEPROM Write Cycles | EEPROM <sub>W</sub> (max) | | 100 | cycle | | Operating Ambient Temperature | T <sub>A</sub> | L temperature range | -40 to 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -65 to 165 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 165 | °C | #### **Pin-out Diagram** (Ejector pin mark on opposite side) #### **Terminal List Table** | Number | Name | Function | |--------|------|------------------------------------------------------------------------------------------| | 1 | VCC | Input power supply, use bypass capacitor to connect to ground; also used for programming | | 2 | VOUT | Output signal, also used for programming | | 3 | NC | No connection; connect to GND for optimal ESD performance | | 4 | GND | Ground | #### Thermal Characteristics may require derating at maximum conditions, see application information | Characteristic | Symbol | Test Conditions* | Value | Unit | |----------------------------|----------------|-----------------------------------------------------------|-------|------| | Package Thermal Resistance | $R_{ heta JA}$ | On 1-layer PCB with exposed copper limited to solder pads | 174 | °C/W | <sup>\*</sup>Additional thermal information available on the Allegro website #### **Power Dissipation versus Ambient Temperature** # **OPERATING CHARACTERISTICS** Valid through the full operating temperature range, $T_A$ , $C_{BYPASS}$ = 0.1 $\mu$ F, $V_{CC}$ = 5 V; unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>1</sup> | |-----------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-------------------| | Electrical Characteristics | ' | | | | | | | Supply Voltage | V <sub>CC</sub> | | 4.5 | 5.0 | 5.5 | V | | Supply Current | I <sub>cc</sub> | No load on VOUT | _ | 10 | 15 | mA | | Power-On Time <sup>2</sup> | t <sub>PO</sub> | T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = Open, C <sub>L</sub> = 1 nF, Sens = 2 mV/G, constant magnetic field of 400 G | - | 78 | _ | μs | | Temperature Compensation Power-On Time <sup>2</sup> | t <sub>TC</sub> | T <sub>A</sub> = 150°C, C <sub>BYPASS</sub> = Open, C <sub>L</sub> = 1 nF, Sens = 2 mV/G, constant magnetic field of 400 G | - | 30 | _ | μs | | Undervoltage Lockout (UVLO) | V <sub>UVLOH</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising and device function enabled | _ | 4 | _ | V | | Threshold <sup>2</sup> | V <sub>UVLOL</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> falling and device function disabled | _ | 3.5 | _ | V | | LIVI O Frankla/Disable Delev Time? | t <sub>UVLOE</sub> | $T_A$ = 25°C, $C_{BYPASS}$ = Open, $C_L$ = 1 nF, Sens = 2 mV/G, $V_{CC}$ Fall Time (5 V to 3 V) = 1.5 $\mu$ s | _ | 64 | _ | μs | | UVLO Enable/Disable Delay Time <sup>2</sup> | t <sub>UVLOD</sub> | $T_A$ = 25°C, $C_{BYPASS}$ = Open, $C_L$ = 1 nF, Sens = 2 mV/G, $V_{CC}$ Recover Time (3 V to 5 V) = 1.5 $\mu$ s | _ | 14 | _ | μs | | Davier On Danat Valtage? | V <sub>PORH</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising | _ | 2.6 | _ | V | | Power-On Reset Voltage <sup>2</sup> | V <sub>PORL</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> falling | _ | 2.3 | _ | V | | Power-On Reset Release Time <sup>2</sup> | t <sub>PORR</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising | _ | 64 | _ | μs | | Supply Zener Clamp Voltage | V <sub>z</sub> | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 30 mA | 6.5 | 7.5 | _ | V | | Internal Bandwidth | BWi | Small signal –3 dB, C <sub>L</sub> = 1 nF, T <sub>A</sub> = 25°C | _ | 120 | _ | kHz | | Chopping Frequency <sup>3</sup> | f <sub>C</sub> | T <sub>A</sub> = 25°C | _ | 500 | _ | kHz | | Output Characteristics | | | | | | | | Propagation Delay Time <sup>2</sup> | t <sub>PD</sub> | $T_A$ = 25°C, magnetic field step of 400 G, $C_L$ = 1 nF, Sens = 2 mV/G | _ | 2.2 | _ | μs | | Rise Time <sup>2</sup> | t <sub>R</sub> | $T_A$ = 25°C, magnetic field step of 400 G, $C_L$ = 1 nF, Sens = 2 mV/G | _ | 3.6 | _ | μs | | Response Time <sup>2</sup> | t <sub>RESPONSE</sub> | T <sub>A</sub> = 25°C, magnetic field step of 400 G,<br>C <sub>L</sub> = 1 nF, Sens = 2 mV/G | _ | 3.7 | _ | μs | | Delay to Clamp <sup>2</sup> | t <sub>CLP</sub> | T <sub>A</sub> = 25°C, Step magnetic field from 800 to 1200 G, C <sub>L</sub> = 1 nF, Sens = 2 mV/G | _ | 10 | _ | μs | | Outrout Valtage Classes | V <sub>CLP(HIGH)</sub> | $T_A$ = 25°C, $R_{L(PULLDWN)}$ = 10 kΩ to GND | 4.55 | _ | 4.85 | V | | Output Voltage Clamp <sup>4</sup> | V <sub>CLP(LOW)</sub> | $T_A$ = 25°C, $R_{L(PULLUP)}$ = 10 kΩ to VCC | 0.15 | _ | 0.45 | V | | Output Saturation Valles - 2 | V <sub>SAT(HIGH)</sub> | $T_A$ = 25°C, $R_{L(PULLDWN)}$ = 10 kΩ to GND | 4.7 | _ | _ | V | | Output Saturation Voltage <sup>2</sup> | V <sub>SAT(LOW)</sub> | $T_A$ = 25°C, $R_{L(PULLUP)}$ = 10 kΩ to VCC | _ | _ | 400 | mV | | Broken Wire Voltage <sup>2</sup> | V <sub>BRK(HIGH)</sub> | $T_A$ = 25°C, $R_{L(PULLUP)}$ = 10 kΩ to VCC | _ | V <sub>CC</sub> | _ | V | | DIOREIT WITE VOILAGE- | V <sub>BRK(LOW)</sub> | $T_A = 25^{\circ}C$ , $R_{L(PULLDWN)} = 10 \text{ k}\Omega$ to GND | _ | 100 | _ | mV | Continued on the next page... #### **OPERATING CHARACTERISTICS** (continued) Valid through the full operating temperature range, $T_A$ ; $C_{BYPASS} = 0.1 \mu F$ , V<sub>CC</sub> = 5 V; unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit1 | |------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------|------|-----------------------------------|------|--------------------------| | Output Characteristics (continued) | | | | | | | | | | $T_A = 25^{\circ}C$ , CL = 1 nF, BW <sub>f</sub> = BW <sub>i</sub> | _ | 1.1 | _ | mG <sub>RMS</sub> /√(Hz) | | Noise <sup>5</sup> | V <sub>N</sub> | $T_A = 25$ °C, CL = 1 nF, Sens = 2 mV/G,<br>BW <sub>f</sub> = BW <sub>i</sub> | _ | 6.3 | - | mV <sub>p-p</sub> | | | | $T_A = 25$ °C, CL = 1 nF, Sens = 2 mV/G,<br>BW <sub>f</sub> = BW <sub>i</sub> | - | 1 | - | mV <sub>RMS</sub> | | DC Output Resistance | R <sub>OUT</sub> | | _ | 9 | - | Ω | | Output Load Desistance | R <sub>L(PULLUP)</sub> | VOUT to VCC | 4.7 | _ | - | kΩ | | Output Load Resistance | R <sub>L(PULLDWN)</sub> | VOUT to GND | 4.7 | _ | - | kΩ | | Output Load Capacitance <sup>6</sup> | C <sub>L</sub> | VOUT to GND | _ | 1 | 10 | nF | | Output Slew Rate <sup>7</sup> | SR | Sens = 2 mV/G, C <sub>L</sub> = 1 nF | _ | 230 | _ | V/ms | | Quiescent Voltage Output (V <sub>OUT(Q)</sub> ) | 2 | | · | | | | | Initial Unprogrammed Quiescent Voltage Output <sup>2,8</sup> | V <sub>OUT(Q)init</sub> | T <sub>A</sub> = 25°C | 2.4 | 2.5 | 2.6 | V | | Quiescent Voltage Output<br>Programming Range <sup>2,4,9</sup> | V <sub>OUT(Q)PR</sub> | T <sub>A</sub> = 25°C | 2.3 | _ | 2.7 | V | | Quiescent Voltage Output<br>Programming Bits <sup>10</sup> | QVO | | _ | 9 | _ | bit | | Average Quiescent Voltage Output<br>Programming Step Size <sup>2,11,12</sup> | Step <sub>VOUT(Q)</sub> | T <sub>A</sub> = 25°C | 1.9 | 2.3 | 2.8 | mV | | Quiescent Voltage Output<br>Programming Resolution <sup>2,13</sup> | Err <sub>PGVOUT(Q)</sub> | T <sub>A</sub> = 25°C | _ | ±0.5 ×<br>Step <sub>VOUT(Q)</sub> | _ | mV | | Sensitivity (Sens) <sup>2</sup> | | | | | | | | | | SENS_COARSE = 00, T <sub>A</sub> = 25°C | _ | 1 | _ | mV/G | | Initial I Innra grammed Consitivity 8 | Cono | SENS_COARSE = 01, T <sub>A</sub> = 25°C | - | 2.2 | - | mV/G | | Initial Unprogrammed Sensitivity <sup>8</sup> | Sens <sub>init</sub> | SENS_COARSE = 10, T <sub>A</sub> = 25°C | - | 4.7 | - | mV/G | | | | SENS_COARSE = 11, T <sub>A</sub> = 25°C | _ | 9.6 | - | mV/G | | | | SENS_COARSE = 00, T <sub>A</sub> = 25°C | 0.6 | _ | 1.3 | mV/G | | Sonaitivity Programming Box 304 9 | Sono | SENS_COARSE = 01, T <sub>A</sub> = 25°C | 1.3 | _ | 2.9 | mV/G | | Sensitivity Programming Range <sup>4,9</sup> | Sens <sub>PR</sub> | SENS_COARSE = 10, T <sub>A</sub> = 25°C | 2.9 | _ | 6.4 | mV/G | | | | SENS_COARSE = 11, T <sub>A</sub> = 25°C | 6.4 | _ | 14 | mV/G | Continued on the next page... # **OPERATING CHARACTERISTICS** (continued) Valid through the full operating temperature range, $T_A$ ; $C_{BYPASS}$ = 0.1 $\mu$ F, $V_{CC}$ = 5 V; unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit <sup>1</sup> | |---------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------|------|--------------------------------|------|-------------------| | Sensitivity Programming (continued) | ) | | | | | | | Coarse Sensitivity Programming Bits <sup>14</sup> | SENS_COARSE | | - | 2 | - | bit | | Fine Sensitivity Programming Bits <sup>10</sup> | SENS_FINE | | - | 9 | - | bit | | | | SENS_COARSE = 00, T <sub>A</sub> = 25°C | 2.4 | 3.2 | 4.1 | μV/G | | Average Fine Sensitivity Programming | Cton | SENS_COARSE = 01, T <sub>A</sub> = 25°C | 5 | 6.6 | 8.5 | μV/G | | Step Size <sup>2,11,12</sup> | Step <sub>SENS</sub> | SENS_COARSE = 10, T <sub>A</sub> = 25°C | 11 | 14.2 | 18 | μV/G | | | | SENS_COARSE = 11, T <sub>A</sub> = 25°C | 22 | 29 | 38 | μV/G | | Sensitivity Programming Resolution <sup>2,13</sup> | Err <sub>PGSENS</sub> | T <sub>A</sub> = 25°C | _ | ±0.5 ×<br>Step <sub>SENS</sub> | - | μV/G | | Factory Programmed Sensitivity Tem | perature Co | pefficient | | | | | | Sensitivity Temperature Coefficient <sup>2</sup> | TC <sub>SENS</sub> | T <sub>A</sub> =150°C, T <sub>A</sub> = -40°C, calculated relative to 25°C | _ | 0 | _ | %/°C | | Sensitivity Drift Through Temperature | ΔSens <sub>TC</sub> | T <sub>A</sub> = 25°C to 150°C | -1.0 | _ | 1.0 | % | | Range <sup>2,9,15</sup> | ДЗепътс | $T_A = -40$ °C to 25°C | -3.0 | _ | 3.0 | % | | Average Sensitivity Temperature Compensation Step Size | Step <sub>SENSTC</sub> | | - | < 0.3 | - | % | | Factory Programmed Quiescent Volt | age Output | Temperature Coefficient | | | | | | Quiescent Voltage Output<br>Temperature Coefficient <sup>2</sup> | TC <sub>QVO</sub> | $T_A = 150$ °C, $T_A = -40$ °C, calculated relative to 25°C | - | 0 | - | mV/°C | | Quiescent Voltage Output Drift | ۸۱/ | T <sub>A</sub> = 25°C to 150°C | -15 | - | 15 | mV | | Through Temperature Range <sup>2,9,15</sup> | $\Delta V_{OUT(Q)TC}$ | $T_A = -40$ °C to 25°C | -30 | - | 30 | mV | | Average Quiescent Voltage<br>Output Temperature Compensation<br>Step Size | Step <sub>QVOTC</sub> | | _ | 2.3 | - | mV | | Lock Bit Programming | | | | | | | | EEPROM Lock Bit | EELOCK | | _ | 1 | _ | bit | Continued on the next page... ## Low Noise, High Precision, Programmable Linear Hall Effect Sensor IC With Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output #### **OPERATING CHARACTERISTICS** (continued) Valid through the full operating temperature range, $T_A$ ; $C_{BYPASS} = 0.1 \mu F$ , $V_{CC}$ = 5 V; unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit1 | |-----------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------|------|-----------------|------|-------| | Error Components | • | | | | | | | Linearity Sensitivity Error <sup>2,16</sup> | Lin <sub>ERR</sub> | | -1 | < ±0.25 | 1 | % | | Symmetry Sensitivity Error <sup>2</sup> | Sym <sub>ERR</sub> | | -1 | < ±0.25 | 1 | % | | Ratiometry Quiescent Voltage Output Error <sup>2,17</sup> | Rat <sub>ERRVOUT(Q)</sub> | Through supply voltage range (relative to $V_{CC}$ = 5 V) | -1 | 0 | 1 | % | | Ratiometry Sensitivity Error <sup>2,17</sup> | Rat <sub>ERRSens</sub> | Through supply voltage range (relative to V <sub>CC</sub> = 5 V) | -1.5 | < ±0.5 | 1.5 | % | | Ratiometry Clamp Error <sup>2,18</sup> | Rat <sub>ERRCLP</sub> | Through supply voltage range (relative to $V_{CC} = 5 \text{ V}$ ), $T_A = 25^{\circ}\text{C}$ | - | < ±1.0 | _ | % | | Sensitivity Drift Due to Package Hysteresis <sup>2</sup> | ΔSens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling, 25°C to 150°C and back to 25°C | - | -1.25 ±<br>1.25 | - | % | | Sensitivity Drift Over Lifetime <sup>19</sup> | ΔSens <sub>LIFE</sub> | T <sub>A</sub> = 25°C, shift after AEC Q100 grade 0 qualification testing | - | ±1 | _ | % | <sup>&</sup>lt;sup>1</sup>1 G (gauss) = 0.1 mT (millitesla). <sup>&</sup>lt;sup>2</sup>See Characteristic Definitions section. $<sup>^{3}</sup>f_{C}$ varies up to approximately $\pm$ 20% over the full operating ambient temperature range, $T_{A}$ , and process. $<sup>^4</sup>$ Sens, $V_{OUT(Q)}$ , $V_{CLP(LOW)}$ , and $V_{CLP(HIGH)}$ scale with $V_{CC}$ due to ratiometry. <sup>&</sup>lt;sup>5</sup>Noise, measured in mV<sub>PP</sub> and in mV<sub>RMS</sub>, is dependent on the sensitivity of the device. <sup>&</sup>lt;sup>6</sup>Output stability is maintained for capacitive loads as large as 10 nF. <sup>&</sup>lt;sup>7</sup>High-to-low transition of output voltage is a function of external load components and device sensitivity. <sup>&</sup>lt;sup>8</sup>Raw device characteristic values before any programming. <sup>&</sup>lt;sup>9</sup>Exceeding the specified ranges will cause sensitivity and Quiescent Voltage Output drift through the temperature range to deteriorate beyond the specified values. <sup>&</sup>lt;sup>10</sup>Refer to Functional Description section. <sup>&</sup>lt;sup>11</sup>Step size is larger than required, in order to provide for manufacturing spread. See Characteristic Definitions section. <sup>&</sup>lt;sup>12</sup>Non-ideal behavior in the programming DAC can cause the step size at each significant bit rollover code to be greater than twice the maximum specified value of Step<sub>VOUT(Q)</sub> or Step<sub>SENS</sub>. <sup>&</sup>lt;sup>13</sup>Overall programming value accuracy. See Characteristic Definitions section. <sup>&</sup>lt;sup>14</sup>Each A1363 part number is factory programmed and temperature compensated at a different coarse sensitivity setting. Changing coarse bits setting could cause sensitivity drift through temperature range ,ΔSens<sub>TC</sub>, to exceed specified limits. <sup>&</sup>lt;sup>15</sup>Allegro will be testing and temperature compensating each device at 150°C. Allegro will not be testing devices at –40°C. Temperature compensation codes will be applied based on characterization data. <sup>&</sup>lt;sup>16</sup>Linearity applies to output voltage ranges of ±2 V from the quiescent output for bidirectional devices. <sup>&</sup>lt;sup>17</sup>Percent change from actual value at $V_{CC}$ = 5 V, for a given temperature, through the supply voltage operating range. <sup>&</sup>lt;sup>18</sup>Percent change from actual value at $V_{CC}$ = 5 V, $T_A$ = 25°C, through the supply voltage operating range. <sup>&</sup>lt;sup>19</sup>Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits. Can not be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. #### **Characteristic Performance Data** #### **Response Time (tresponse)** 400 G excitation signal with 10%-90% rise time = 1 $\mu$ s Sensitivity = 2 mV/G, $C_{BYPASS}$ =0.1 $\mu$ F, $C_{L}$ =1 nF #### **Propagation Delay (tpD)** 400 G excitation signal with 10%-90% rise time = 1 $\mu s$ Sensitivity = 2 mV/G, $C_{BYPASS}$ =0.1 $\mu F$ , $C_{L}$ =1 nF Allegro MicroSystems, LLC #### Rise Time (t<sub>R</sub>) 400 G excitation signal with 10%-90% rise time = 1 $\mu$ s Sensitivity = 2 mV/G, $C_{BYPASS}$ =0.1 $\mu$ F, $C_L$ =1 nF #### Power-On Time(t<sub>PO</sub>) 400 G constant excitation signal, with V<sub>CC</sub> 10%-90% rise time = 1.5 $\mu$ s Sensitivity = 2 mV/G, C<sub>BYPASS</sub>= Open, C<sub>L</sub>=1 nF # UVLO Enable Time ( $t_{UVLOE}$ ) $v_{CC}$ 5 V-3 V fall time = 1.5 $\mu s$ $V_{CC}$ 5 V-3 V fall time = 1.5 $\mu$ s Sensitivity = 2 mV/G, $C_{BYPASS}$ = Open, $C_L$ =1 nF # UVLO Disable Time (t<sub>UVLOD</sub>) $V_{CC}$ 3 V-5 V recovery time = 1.5 $\mu$ s Sensitivity = 2 mV/G, $C_{BYPASS}$ = Open, $C_L$ =1 nF # Sensitivity Drift Through Temperature Range versus Ambient Temperature Relative to ΔSens<sub>TC</sub> (typ) at T<sub>A</sub> = 25°C Relative to ΔSens<sub>TC</sub> (typ) at T<sub>A</sub> = 25°C T<sub>A</sub> (°C) #### **Characteristic Definitions** **Power-On Time** $(t_{PO})$ When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Time, $t_{PO}$ , is defined as: the time it takes for the output voltage to settle within $\pm 10\%$ of its steady state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage, $V_{CC}(min)$ , as shown in figure 1. **Temperature Compensation Power-On Time (t\_{TC})** After Power-On Time, $t_{PO}$ , elapses $t_{TC}$ is also required before a valid temperature compensated output. **Propagation Delay** ( $t_{PD}$ ) The time interval between a) when the applied magnetic field reaches 20% of it's final value, and b) when the output reaches 20% of its final value (see figure 2). **Rise Time** ( $t_R$ ) The time interval between a) when the sensor IC reaches 10% of its final value, and b) when it reaches 90% of its final value (see figure 2). Both $t_r$ and $t_{RESPONSE}$ are detrimentally affected by eddy current losses observed in the conductive IC ground plane. **Response Time** ( $t_{RESPONSE}$ ) The time interval between a) when the applied magnetic field reaches 80% of its final value, and b) when the sensor reaches 80% of its output corresponding to the applied magnetic field (see figure 3). Figure 1. Power-on Time definition Figure 2. Propagation Delay and Rise Time definitions Figure 3. Response Time definition **Delay to Clamp** ( $t_{CLP}$ ) A large magnetic input step may cause the clamp to overshoot its steady state value. The Delay to Clamp, $t_{CLP}$ , is defined as: the time it takes for the output voltage to settle within $\pm 1\%$ of its steady state value, after initially passing through its steady state voltage, as shown in figure 4. **Quiescent Voltage Output (V<sub>OUT(Q)</sub>)** In the quiescent state (no significant magnetic field: B=0 G), the output, $V_{OUT(Q)}$ , has a constant ratio to the supply voltage, $V_{CC}$ , throughout the entire operating ranges of $V_{CC}$ and ambient temperature, $T_A$ . #### Initial Unprogrammed Quiescent Voltage **Output (V<sub>OUT(Q)init</sub>)** Before any programming, the Quiescent Voltage Output, $V_{OUT(Q)}$ , has a nominal value of $V_{CC}$ /2, as shown in figure 5. ## Quiescent Voltage Output Programming Range (V<sub>OUT(Q)PR</sub>) The Output Voltage Output V The Quiescent Voltage Output, $V_{OUT(Q)}$ , can be programmed within the Quiescent Voltage Output Range limits: $V_{OUT(Q)PR}$ (min) and $V_{OUT(Q)PR}$ (max). Exceeding the specified Quiescent Voltage Output Range will cause Quiescent Voltage Output Drift Through Temperature Range $\Delta V_{OUT(Q)TC}$ to deteriorate beyond the specified values, as shown in figure 5. **Average Quiescent Voltage Output Programming Step Size** (Step<sub>VOUT(Q)</sub>) The Average Quiescent Voltage Output Programming Step Size, Step<sub>VOUT(Q)</sub>, is determined using the following calculation: $$Step_{VOUT(Q)} = \frac{V_{OUT(Q)maxcode} - V_{OUT(Q)mincode}}{2^{n} - 1} , \qquad (1)$$ V<sub>CLP(HIGH)</sub> V<sub>CLP(HIGH)</sub> V<sub>OUT</sub> V<sub>OUT</sub> t<sub>1</sub>= time at which output voltage initially reaches steady state clamp voltage t<sub>2</sub>= time at which output voltage settles to within 1% of steady state clamp voltage Note: Times apply to both high clamp (shown) and low clamp. Figure 4. Delay to Clamp definition where n is the number of available programming bits in the trim range, 9 bits, $V_{OUT(Q)maxcode}$ is at decimal code 255, and $V_{OUT(Q)mincode}$ is at decimal code 256. #### **Quiescent Voltage Output Programming Resolution** (*Err*<sub>PGVOUT(Q)</sub>) The programming resolution for any device is half of its programming step size. Therefore, the typical programming resolution will be: $$Err_{PGVOUT(O)}(typ) = 0.5 \times Step_{VOUT(O)}(typ)$$ (2) #### Quiescent Voltage Output Temperature Coefficient (TC<sub>QVO</sub>) Device $V_{OUT(Q)}$ changes as temperature changes, with respect to its programmed Quiescent Voltage Output Temperature Coefficient, $TC_{QVO}$ . $TC_{QVO}$ is programmed at 150°C, and calculated relative to the nominal $V_{OUT(Q)}$ programming temperature of 25°C. $TC_{QVO}$ (mV/°C) is defined as: $$TC_{OVO} = [V_{OUT(O)T2} - V_{OUT(O)T1}][1/(T2-T1)]$$ (3) where T1 is the nominal $V_{OUT(Q)}$ programming temperature of 25°C, and T2 is the $TC_{QVO}$ programming temperature of 150°C. The expected $V_{OUT(Q)}$ through the full ambient temperature range, $V_{OUT(O) EXPECTED(TA)}$ , is defined as: $$V_{\text{OUT(Q)EXPECTED(TA)}} = V_{\text{OUT(Q)T1}} + TC_{\text{QVO}}(T_{\text{A}} - T1)$$ (4) $V_{OUT(Q)EXPECTED(TA)}$ should be calculated using the actual measured values of $V_{OUTQ)T1}$ and $TC_{QVO}$ rather than programming target values. Figure 5. Quiescent Voltage Output Range definition **Quiescent Voltage Output Drift Through Temperature Range** ( $\Delta V_{OUT(Q)TC}$ ) Due to internal component tolerances and thermal considerations, the Quiescent Voltage Output, $V_{OUT(Q)}$ , may drift from its nominal value through the operating ambient temperature, $T_A$ . The Quiescent Voltage Output Drift Through Temperature Range, $\Delta_{VOUT(O)TC}$ , is defined as: $$\Delta V_{\text{OUT}(Q)\text{TC}} = V_{\text{OUT}(Q)(\text{TA})} - V_{\text{OUT}(Q)\text{EXPECTED}(\text{TA})}$$ (5) $\Delta V_{OUT(Q)TC}$ should be calculated using the actual measured values of $\Delta V_{OUT(Q)(TA)}$ and $\Delta V_{OUT(Q)EXPECTED(TA)}$ rather than programming target values. **Sensitivity (Sens)** The presence of a south polarity magnetic field, perpendicular to the branded surface of the package face, increases the output voltage from its quiescent value toward the supply voltage rail. The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north polarity field decreases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mv/G), of the device, and it is defined as: Sens = $$\frac{V_{\text{OUT(BPOS)}} - V_{\text{OUT(BNEG)}}}{\text{BPOS} - \text{BNEG}},$$ (6) where BPOS and BNEG are two magnetic fields with opposite polarities. *Initial Unprogrammed Sensitivity (Sens<sub>init</sub>)* Before any programming, Sensitivity has a nominal value that depends on the SENS\_COARSE bits setting. Each A1363 variant has a different SENS\_COARSE setting. Sensitivity Programming Range (Sens<sub>PR</sub>) The magnetic sensitivity, Sens, can be programmed around its initial value within the sensitivity range limits: $Sens_{PR}(min)$ and $Sens_{PR}(max)$ . Exceeding the specified Sensitivity Range will cause Sensitivity Drift Through Temperature Range $\Delta Sens_{TC}$ to deteriorate beyond the specified values. Refer to the Quiescent Voltage Output Range section for a conceptual explanation of how value distributions and ranges are related. Average Fine Sensitivity Programming Step Size (Step<sub>SENS</sub>) Refer to the Average Quiescent Voltage Output Programming Step Size section for a conceptual explanation. **Sensitivity Programming Resolution (Err<sub>PGSENS</sub>)** Refer to the Quiescent Voltage Output Programming Resolution section for a conceptual explanation. **Sensitivity Temperature Coefficient (TC**<sub>SENS</sub>) Device sensitivity changes as temperature changes, with respect to its programmed sensitivity temperature coefficient, $TC_{SENS}$ . $TC_{SENS}$ is programmed at 150°C, and calculated relative to the nominal sensitivity programming temperature of 25°C. $TC_{SENS}$ (%/°C) is defined as: $$TC_{SENS} = \left(\frac{Sens_{T2} - Sens_{T1}}{Sens_{T1}} \times 100\%\right) \left(\frac{1}{T2 - TI}\right) , \qquad (7)$$ where T1 is the nominal Sens programming temperature of 25°C, and T2 is the TC<sub>SENS</sub> programming temperature of 150°C. The expected value of Sens over the full ambient temperature range, Sens<sub>EXPECTED(TA)</sub>, is defined as: $$Sens_{EXPECTED(TA)} = Sens_{T1} \times [100\% + TC_{SENS}(T_A - TI)].$$ (8) Sens<sub>EXPECTED(TA)</sub> should be calculated using the actual measured values of Sens<sub>T1</sub> and TC<sub>SENS</sub> rather than programming target values Sensitivity Drift Through Temperature Range ( $\Delta Sens_{TC}$ ) Second order sensitivity temperature coefficient effects cause the magnetic sensitivity, Sens, to drift from its expected value over the operating ambient temperature range, $T_A$ . The Sensitivity Drift Through Temperature Range, $\Delta Sens_{TC}$ , is defined as: $$\Delta Sens_{TC} = \frac{Sens_{TA} - Sens_{EXPECTED(TA)}}{Sens_{EXPECTED(TA)}} \times 100\% \quad . \quad (9)$$ Sensitivity Drift Due to Package Hysteresis ( $\Delta Sens_{PKG}$ ) Package stress and relaxation can cause the device sensitivity at $T_A = 25^{\circ}C$ to change during and after temperature cycling. The sensitivity drift due to package hysteresis, $\Delta Sens_{PKG}$ , is defined as: $$\Delta Sens_{PKG} = \frac{Sens_{(25^{\circ}C)2} - Sens_{(25^{\circ}C)1}}{Sens_{(25^{\circ}C)1}} \times 100\% , \quad (10)$$ where $Sens_{(25^{\circ}C)1}$ is the programmed value of sensitivity at $T_A = 25^{\circ}C$ , and $Sens_{(25^{\circ}C)2}$ is the value of sensitivity at $T_A = 25^{\circ}C$ , after temperature cycling $T_A$ up to 150°C and back to 25°C. **Linearity Sensitivity Error (Lin**<sub>ERR</sub>) The A1363 is designed to provide a linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2. **Linearity Error** is calculated separately for the positive (Lin<sub>ERRPOS</sub>) and negative (Lin<sub>ERRNEG</sub>) applied magnetic fields. Linearity Error (%) is measured and defined as: $$\operatorname{Lin}_{\text{ERRPOS}} = \left(1 - \frac{\operatorname{Sens}_{\text{BPOS2}}}{\operatorname{Sens}_{\text{BPOS1}}}\right) \times 100\% ,$$ $$\operatorname{Lin}_{\text{ERRNEG}} = \left(1 - \frac{\operatorname{Sens}_{\text{BNEG2}}}{\operatorname{Sens}_{\text{BNEG1}}}\right) \times 100\% , \qquad (11)$$ where: $$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_x} , \qquad (12)$$ and BPOSx and BNEGx are positive and negative magnetic fields, with respect to the quiescent voltage output such that $|BPOS2| = 2 \times |BPOS1|$ and $|BNEG2| = 2 \times |BNEG1|$ . Then: $$Lin_{ERR} = max(Lin_{ERRPOS}, Lin_{ERRNEG})$$ (13) **Symmetry Sensitivity Error (Sym**<sub>ERR</sub>) The magnetic sensitivity of an A1363 device is constant for any two applied magnetic fields of equal magnitude and opposite polarities. Symmetry Error, $\text{Sym}_{\text{ERR}}$ (%), is measured and defined as: $$Sym_{ERR} = \left(1 - \frac{Sens_{BPOS}}{Sens_{BNEG}}\right) \times 100\% , \qquad (14)$$ where $Sens_{Bx}$ is as defined in equation 12, and BPOSx and BNEGx are positive and negative magnetic fields such that |BPOSx| = |BNEGx|. **Ratiometry Error (Rat**<sub>ERR</sub>) The A1363 device features ratiometric output. This means that the Quiescent Voltage Output, $V_{OUT(Q)}$ , magnetic sensitivity, Sens, and Output Voltage Clamp, $V_{CLP(HIGH)}$ and $V_{CLP(LOW)}$ , are proportional to the Supply Voltage, $V_{CC}$ . In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change in the supply voltage relative to 5 V, and the measured change in each characteristic. The ratiometric error in Quiescent Voltage Output, $Rat_{ERRVOUT(Q)}$ (%), for a given supply voltage, $V_{CC}$ , is defined as: $$Rat_{ERRVOUT(Q)} = \left(1 - \frac{V_{OUT(Q)(VCC)} / V_{OUT(Q)(5V)}}{V_{CC} / 5 V}\right) \times 100\%$$ (15) The ratiometric error in magnetic sensitivity, Rat<sub>ERRSens</sub> (%), for a given Supply Voltage, V<sub>CC</sub>, is defined as: $$Rat_{ERRSens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(5V)}}{V_{CC} / 5 \text{ V}}\right) \times 100\% \quad . \tag{16}$$ The ratiometric error in the clamp voltages, $Rat_{ERRCLP}$ (%), for a given supply voltage, $V_{CC}$ , is defined as: $$Rat_{ERRCLP} = \left(1 - \frac{V_{CLP(VCC)} / V_{CLP(5V)}}{V_{CC} / 5 \text{ V}}\right) \times 100\% , \qquad (17)$$ where $V_{CLP}$ is either $V_{CLP(HIGH)}$ or $V_{CLP(LOW)}$ . **Power-On Reset Voltage (V<sub>POR</sub>)** On power-up, to initialize to a known state and avoid current spikes, the A1363 is held in Reset state. The Reset signal is disabled when $V_{CC}$ reaches $V_{UVLOH}$ and time $t_{PORR}$ has elapsed, allowing output voltage to go from a high impedance state into normal operation. During power-down, the Reset signal is enabled when $V_{CC}$ reaches $V_{PORL}$ , causing output voltage to go into a high impedance state. (Note that detailed description of POR and UVLO operation can be found in the Functional Description section). **Power-On Reset Release Time** ( $t_{PORR}$ ) When $V_{CC}$ rises to $V_{PORH}$ , the Power-On Reset Counter starts. The A1363 output voltage will transition from a high impedance state to normal operation only when the Power-On Reset Counter has reached $t_{PORR}$ and $V_{CC}$ has exceeded $V_{UVLOH}$ . ## Low Noise, High Precision, Programmable Linear Hall Effect Sensor IC With Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output A1363 Undervoltage Lockout Threshold ( $V_{UVLO}$ ) If $V_{CC}$ drops below $V_{UVLOL}$ output voltage will be locked to GND. If $V_{CC}$ starts rising A1363 will come out of Lock state when $V_{CC}$ reaches $V_{UVLOH}$ . **UVLO Enable/Disable Delay Time (** $t_{UVLO}$ **)** When a falling $V_{CC}$ reaches $V_{UVLOL}$ , time $t_{UVLOE}$ is required to engage Undervoltage Lockout state. When $V_{CC}$ rises above $V_{UVLOH}$ , time $t_{UVLOD}$ is required to disable UVLO and have a valid output voltage. **Output Saturation Voltage (V<sub>SAT</sub>)** When output voltage clamps are disabled, output voltage can swing to a maximum of $V_{SAT(HIGH)}$ and to a minimum of $V_{SAT(LOW)}$ . **Broken Wire Voltage (V\_{BRK})** If the GND pin is disconnected (broken wire event), output voltage will go to $V_{BRK(HIGH)}$ (if a load resistor is connected to VCC) or to $V_{BRK(LOW)}$ (if a load resistor is connected to GND). #### **Functional Description** #### **Programming Sensitivity and Quiescent Voltage Output** Sensitivity and $V_{OUT(Q)}$ can be adjusted by programming SENS FINE and QVO bits, as illustrated in figures 6 and 7. Customers should not program sensitivity or $V_{OUT(Q)}$ beyond the maximum or minimum programming ranges specified in the Operating Characteristics table. Exceeding the specified limits will cause sensitivity and $V_{OUT(Q)}$ drift through temperature range, $\Delta Sens_{TC}$ and $\Delta V_{OUT(Q)TC}$ , to deteriorate beyond the specified values. Programming sensitivity might cause a small drift in $V_{OUT(Q)}$ . As a result, Allegro recommends programming sensitivity first, then $V_{OUT(Q)}$ . #### **Coarse Sensitivity** Each A1363 variant is programmed to a different coarse sensitivity setting. Devices are tested and temperature compensation is factory programmed under that specific coarse sensitivity setting. If the coarse sensitivity setting is changed ,by programming SENS\_COARSE bits, Allegro can not guarantee the specified sensitivity drift through temperature range limits ,ΔSens<sub>TC</sub>. Figure 6. Device Sensitivity versus SENS\_FINE programmed value #### **Memory Locking Mechanisms** The A1363 is equipped with two distinct memory locking mechanisms: - **Default Lock** At power-up, all registers of the A1363 are locked by default. EEPROM and volatile memory cannot be read or written. To disable Default Lock, a very specific 30 bits customer access code has to be written to address 0x24 within Access Code Time Out, t<sub>ACC</sub> = 8 ms, from power-up. At this point, registers can be accessed. If VCC is power cycled, the Default Lock will automatically be re-enabled. This ensures that during normal operation, memory content will not be altered due to unwanted glitches on VCC or the output pin. - Lock Bit After EEPROM has been programmed by the customer, the EELOCK bit can be set high and VCC power cycled to permanently disable the ability to read or write any register. This will prevent the ability to disable Default Lock using the method described above. Please note that after EELOCK bit is set high and VCC pin power cycled, the customer will not have the ability to clear the EELOCK bit or to read/write any register. Figure 7. Device $V_{OUT(Q)}$ versus QVO programmed value # Power-On Reset (POR) and Undervoltage Lock-Out (UVLO) Operation The descriptions in this section assume: temperature = 25°C, no output load ( $R_L$ , $C_L$ ), and no significant magnetic field is present. • *Power-Up* At power-up, as $V_{CC}$ ramps up, the output is in a high impedance state. When $V_{CC}$ crosses $V_{PORH}$ (location [1] in figure 8 and [1'] in figure 9), the POR Release counter starts counting for $t_{PORR}$ = 64 $\mu$ s. At this point, if $V_{CC}$ exceeds $V_{UVLOH}$ = 4 V [2'], the output will go to $V_{CC}$ / 2 after $t_{UVLOD}$ = 14 $\mu$ s [3']. If $V_{CC}$ does not exceed $V_{UVLOH}$ = 4 V [2], the output will stay in the high impedance state until $V_{CC}$ reaches $V_{UVLOH}$ = 4 V [3] and then will go to $V_{CC}$ / 2 after $t_{UVLOD}$ = 14 $\mu$ s [4]. • $V_{CC}$ drops below $V_{CC}$ (min)= 4.5 V If $V_{CC}$ drops below $V_{UVLOL}$ [4', 5], the UVLO Enable Counter starts counting. If $V_{CC}$ is still below $V_{UVLOL}$ when counter reaches $t_{UVLOE}$ = 64 $\mu$ s, the UVLO function will be enabled and the ouput will be pulled near GND [6]. If $V_{CC}$ exceeds $V_{UVLOL}$ before the UVLO Enable Counter reaches 64 $\mu$ s [5'], the output will continue to be $V_{CC}/2$ . Figure 8. POR and UVLO Operation: Slow Rise Time case Figure 9. POR and UVLO Operation: Fast Rise Time case - Coming out of UVLO While UVLO is enabled [6], if $V_{CC}$ exceeds $V_{UVLOH}$ [7], UVLO will be disabled after $t_{UVLOD}$ =14 $\mu$ s, and the output will be $V_{CC}$ /2 [8]. - **Power-Down** As $V_{CC}$ ramps down below $V_{UVLOL}$ [6', 9], the UVLO Enable Counter will start counting. If $V_{CC}$ is higher than $V_{PORL} = 2.3$ V when the counter reaches $t_{UVLOE} = 64$ $\mu$ s, the UVLO function will be enabled and the ouput will be pulled near GND [10]. The output will enter a high impedance state as $V_{CC}$ goes below $V_{PORL}$ [11]. If $V_{CC}$ falls below $V_{PORL}$ before the UVLO Enable Couner reaches 64 $\mu$ s, the output will transition directly into a high impedance state [7']. #### **Detecting Broken Ground Wire** If the GND pin is disconnected, node A becoming open (figure 10), the VOUT pin will go to a high impedance state. Output voltage will go to $V_{BRK(HIGH)}$ if a load resistor $R_{L(PULLUP)}$ is connected to $V_{CC}$ or to $V_{BRK(LOW)}$ if a load resistor $R_{L(PULLDWN)}$ is connected to GND. The device will not respond to any applied magnetic field. If the ground wire is reconnected, A1363 will resume normal operation. #### **Typical Application Drawing** Figure 10. Connections for detecting broken ground wire #### **Chopper Stabilization Technique** When using Hall-effect technology, a limiting factor for total accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and a proprietary, dynamic notch filter. The new Allegro filtering techniques are far more effective at suppressing chopper induced signal noise compared to the previous generation of Allegro chopper stabilized devices. #### **Concept of Chopper Stabilization** #### **Programming Serial Interface** The A1363 incorporates a serial interface that allows an external controller to read and write registers in the EEPROM and volatile memory. The A1363 uses a point-to-point communication protocol, based on Manchester encoding per G. E. Thomas (a rising edge indicates 0 and a falling edge indicates 1), with address and data transmitted MSB first. #### **Transaction Types** Each transaction is initiated by a command from the controller; the A1363 does not initiate any transactions. Three commands are recognized by the A1363: Write Access Code, Write, and Read. One response frame type is generated by the A1363, Read Acknowledge. If the command is Read, the A1363 responds by transmitting the requested data in a Read Acknowledge frame. If the command is any other type, the A1363 does not acknowledge. As shown in figure 11, the A1363 receives all commands via the VCC pin. It responds to Read commands via the VOUT pin. This implementation of Manchester encoding requires the communication pulses be within a high ( $V_{\rm MAN(H)}$ ) and low ( $V_{\rm MAN(L)}$ ) range of voltages for the VCC line and the VOUT line. The Write command to EEPROM is supported by two high voltage pulses on the VOUT line. #### Writing the Access Code In order for the external controller to write or read from the A1363 memory during the current session, it must establish serial communication with the A1363 by sending a Write command including the Access Code within Access Code Time Out, $t_{\rm ACC}$ , from power-up. If this deadline is missed, all write and read access is disabled until the next power-up. #### **Writing to Volatile Memory** In order for the external controller to write to volatile memory, a Write command must be transmitted on the VCC pin. Successive Write commands to volatile memory must be separated by $t_{WRITE}$ . The required sequence is shown in figure 12. Figure 12. Writing to volatile memory Figure 11. Top level programming interface #### Writing to EEPROM In order for the external controller to write to non-volatile EEPROM, a Write command must be transmitted on the VCC pin. The controller must also send two Programming pulses, long high-voltage strobes, via the VOUT pin. These strobes are detected internally, allowing the A1363 to boost the voltage on the EEPROM gates. The required sequence is shown in figures 13 and 14. To ensure EEPROM integrity over life time, EEPROM should not be exposed to more than 100 Write cycles. #### **Reading from EEPROM or Volatile Memory** In order for the external controller to read from EEPROM or volatile memory, a Read command must be transmitted on the VCC line. Within time t<sub>start\_read</sub>, the VOUT line will stop responding to the magnetic field and the Read Acknowledge frame will be transmitted on the VOUT line. The Read Acknowledge frame contains Read data. After the Read Acknowledge frame has been received from the A1363, the VOUT line resumes normal operation after time $t_{RFAD}$ . The required sequence is shown in figure 15. #### **Error Checking** The serial interface uses a cyclic redundancy check (CRC) for data-bit error checking (synchronization bits are ignored during the check). The CRC algorithm is based on the polynomial g(x) = x3 + x + 1, and the calculation is represented graphically in figure 16. The trailing 3 bits of a message frame comprise the CRC token. The CRC is initialized at 111. If the serial interface receives a command with a CRC error, the command is ignored. Figure 13. Writing to EEPROM Figure 14. EEPROM Programming pulses Figure 15. Reading from EEPROM or volatile memory Figure 16. CRC calculation #### **Serial Interface Reference** Required timing parameters for successful serial communication with A1363 device are given in table below. #### **Required Serial Interface Timing Parameters** | Characteristics | Symbol | Note | Min. | Тур. | Max. | Unit | |----------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------|----------------------------------------|------| | Input/Output Signal Timing | | | | | | | | Access Code Time Out | t <sub>ACC</sub> | Customer Access Code should be fully entered in less than $t_{ACC}$ , measured from when $V_{CC}$ crosses $V_{UVLOH}$ . | - | - | 8 | ms | | Bit Rate | t <sub>BITR</sub> | Defined by the input message bit rate sent from the external controller | 32 | _ | 80 | kbps | | Bit Time | t <sub>BIT</sub> | Data bit pulse width at 70 kbps | 13.6 | 14.3 | 15 | μs | | Bit Time Error | err <sub>TBIT</sub> | Deviation in t <sub>BIT</sub> during one command frame | -11 | _ | + 11 | % | | Volatile Memory Write Delay | t <sub>WRITE</sub> | Required delay from the trailing edge of certain Write command frames to the leading edge of a following command frame | 2 × t <sub>BIT</sub> | - | - | μѕ | | Non-Volatile Memory Write Delay | t <sub>WRITE(E)</sub> | Required delay from the trailing edge of the second EEPROM Programming pulse to the leading edge of a following command frame | 2 × t <sub>BIT</sub> | - | - | μѕ | | Read Acknowledge Delay | t <sub>READ</sub> | Required delay from the trailing edge of a Read Acknowledge frame to the leading edge of a following command frame | 2 × t <sub>BIT</sub> | _ | - | μs | | Read Delay | t <sub>start_read</sub> | Delay from the trailing edge of a Read command frame to the leading edge of the Read Acknowledge frame | 25 µs –<br>0.25 ×<br>t <sub>BIT</sub> | 50 μs<br>-0.25 ×<br>t <sub>BIT</sub> | 150 µs<br>- 0.25 ×<br>t <sub>BIT</sub> | μs | | EEPROM Programming Pulse | | | | | | | | EEPROM Programming Pulse<br>Setup Time | t <sub>sPULSE(E)</sub> | Delay from last edge of write command to start of EEPROM programming pulse | 40 | _ | _ | μs | | Input/Output Signal Voltage | | | | | | | | | | Applied to VCC line | 5.1 | _ | _ | V | | Manchester Code High Voltage | V <sub>MAN(H)</sub> | Read from VOUT line | V <sub>CC</sub> – 0.2 V | _ | - | V | | Manahastar Cada Law Valta | \ <u>'</u> | Applied to VCC line | _ | _ | 3.9 | V | | Manchester Code Low Voltage | V <sub>MAN(L)</sub> | Read from VOUT line | _ | _ | 0.2 | V | | Manchester Level to VCC Delay | t <sub>MAN_VCC</sub> | | - | _ | 15 | μs | #### **Serial Interface Message Structure** The general format of a command message frame is shown in figure 17. Note that, in the Manchester coding used, a bit value of one is indicated by a falling edge within the bit boundary, and a bit value of zero is indicated by a rising edge within the bit boundary. #### **V<sub>CC</sub>** Levels During Manchester Communication For all devices with UVLO functionality, after power-up it is important that the VCC pin be held at $V_{CC}$ until the first Synchronization pulse of a read/write transaction is sent (see figure 18). During the transaction, the VCC pin varies between $V_{MAN(H)}$ and $V_{MAN(L)}$ , but right after the last CRC bit has been sent, the controller must bring the VCC pin back to the $V_{CC}$ level in less than $t_{MAN\_VCC}$ . This is important in order to avoid triggering the UVLO functionality during EEPROM read/write. Figure 17. General format for Serial Interface commands Figure 18. $V_{\rm CC}$ levels during Manchester communication #### **Serial Interface Command General Format** | Quantity of Bits | Parameter Name | Values | Description | |------------------|-----------------|--------|--------------------------------------------------------------| | 2 | Synchronization | 00 | Used to identify the beginning of a serial interface command | | 1 | Read/Write | 0 | [As required] Write operation | | ' | Read/Wille | 1 | [As required] Read operation | | 6 | Address | 0/1 | [Read/Write] Register address (volatile memory or EEPROM) | | 30 | Data | 0/1 | 24 data bits and 6 ECC bits | | 3 | CRC | 0/1 | Incorrect value indicates errors | Read (Controller to A1363) The fields for the read command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 1 for read) - Address (6 bits) ADDR[5] is 0 for EEPROM, 1 for register. - CRC (3 bits) Figure 19 shows the sequence for a Read Command. Figure 19. Read Sequence #### Read Acknowledge (A1363 to Controller) The fields for the data return frame is: - Sync (2 zero bits) - Data (30 bits: [29:26] Don't Care, [25:24] ECC Pass/Fail, [23:0] Data) - CRC (3 bits) Figure 20 shows the sequence for a Read Acknowledge. Refer to the Detecting ECC Error section for instructions on how to detect and ECC failure. Figure 20. Read Acknowledge Sequence #### Write (Controller to A1363) The fields for the write command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 0 for write) - Address (6 bits) ADDR[5] is 0 for EEPROM, 1 for register. Refer to the address map. - Data (30 bits: [29:24] Don't Care, [23:0] Data) - CRC (3 bits) Figure 21 shows the sequence for a Write Command. Bits [29:24] are Don't Care because the A1363 automatically generates 6 ECC bits based on the content of bits [23:0]. These ECC bits will be stored in EEPROM at locations [29:24]. Figure 21. Write Sequence #### Write Access Code (Controller to A1363) The fields for the Access Code command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 0 for write) - Address (6 bits) (Address 0X24 for Customer Access) - Data 30 bits (0x2781 1F77 for Customer Access) - CRC (3 bits) Figure 22 shows the sequence for a Access Code Command. Figure 22. Access Code Write Sequence The controller has to open the serial communication with the A1363 device by sending an Access Code. It has to be sent within Access Code Time Out, $t_{\rm ACC}$ , from power-up or the device will be disabled for read and write access. | Access Codes information | | | | | | |--------------------------|---------------------------|-------------|--|--|--| | Name | Serial Interfa | ce Format | | | | | | Register Address<br>(Hex) | Data (Hex) | | | | | Customer | 0×24 | 0v2781 1F77 | | | | Acces Codes Information #### **Memory Address Map** | Register Name | Address | Description | r/w | Bits | Location | | | | |-------------------------------------------|---------|---------------------------------------------------------------------|-----|------|----------|--|--|--| | Customer Access EEPROM | | | | | | | | | | SENS_FINE <sup>1</sup> | | Sensitivity, two's complement DAC profile | r/w | 9 | 8:0 | | | | | SENS_COARSE | | Coarse Sensitivity | r/w | 2 | 10:9 | | | | | QVO <sup>1</sup> | | Quiescent Output Voltage, two's complement DAC profile | r/w | 9 | 19:11 | | | | | (Factory reserved) <sup>2</sup> | 0x00 | Factory reserved bit | r/w | 1 | 20 | | | | | POL | | Reverses output polarity | r/w | 1 | 21 | | | | | CLAMP_DIS | | Clamp Disable | r/w | 1 | 22 | | | | | EELOCK | | EEPROM LOCK | W | 1 | 23 | | | | | ID_C <sup>3</sup> | 0x01 | Customer Reserved | r/w | 24 | 23:0 | | | | | Customer Debug Register (Volatile Memory) | | | | | | | | | | Disable Analog Output | 0.40 | Turns off the analog output for serial communications | W | 1 | 0 | | | | | Shadow Enable | 0x10 | Enables register shadowing to bypass EEPROM register 0x00 bits 22:0 | w | 1 | 1 | | | | <sup>19-</sup>bit two's complement integers, where the most positive number is indicated by code 255 (decimal) and the most negative number by code 256 (decimal). 2Customer should not write to this bit. #### **EEPROM Cell Organization** Programming coefficients are stored in non-volatile EEPROM, which is separate from the digital subsystem, and accessed by the digital subsystem EEPROM Controller module. The EEPROM is organized as 30 bit wide words, each word is made up of 24 data bits and 6 ECC (Error Checking and Correction) check bits, stored as shown in table below. | | EEPROM Bit | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | | | | | |---|------------|----|---------------|----|-------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----| | | Contents | C5 | C4 | C3 | C2 | C1 | C0 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | | | | | | _ | | | | | | | | | | | | | 1 | | | | 1 | | | | | | | | $\Rightarrow$ | 14 | - 1 | 3 | 12 | 11 | 10 | 9 | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | , | D1 | 4 D | 13 | D12 | D11 | D10 | D9 | ) [ | 08 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | EEPROM Word Bit Sequence; C# - Check Bit, D# - Data Bit <sup>&</sup>lt;sup>3</sup>Can be used to store any information required in the customer's application. #### **EEPROM Error Checking and Correction (ECC)** Hamming code methodology is implemented for EEPROM checking and correction. The device has ECC enabled after power-up. The device always returns 30 bits. The message received from controller is analyzed by the device EEPROM driver and ECC bits are added. The first 6 received bits from device to controller are dedicated to ECC. #### **Detecting ECC Error** If an uncorrectable error has occurred, bits 25:24 are set to 10, the VOUT pin will go to a high impedance state, and the device will not respond to the applied magnetic field. Output voltage will go to $V_{BRK(HIGH)}$ if a load resistor $R_{L(PULLUP)}$ is connected to $V_{CC}$ or to $V_{BRK(LOW)}$ if a load resistor $R_{L(PULLDWN)}$ is connected to GND #### **EEPROM ECC Errors** | Bits | Name | Description | | |-------|---------|-------------------------------------------|--| | 29:26 | - | No meaning | | | | | 00 = No Error | | | 25:24 | ECC | 01 = Error Detected and message corrected | | | 23.24 | ECC | 10 = Uncorrectable error | | | | | 11 = No meaning | | | 23:0 | D[23:0] | EPROM data | | ### Package KT, 4-Pin SIP Low Noise, High Precision, Programmable Linear Hall Effect Sensor IC With Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output A1363 Copyright ©2011-2013, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. ## Low Noise, High Precision, Programmable Linear Hall Effect Sensor IC With Advanced Temperature Compensation And High Bandwidth (120 kHz) Analog Output # A1363 #### **Document Revision History** | Revision | Revision Date | Description of Revision | | | | | |----------|-------------------|--------------------------------------------------------------------------------------------|--|--|--|--| | Rev 1.1 | November 16, 2012 | initial | | | | | | Rev 1.2 | May 24, 2013 | logo change to LLC | | | | | | Rev 1.3 | June 14, 2013 | Add AEC Q-100 qualification, expand list of applications, expand product variant selection | | | | |