# Agilent HCPL-J314 0.6 Amp Output Current IGBT Gate Drive Optocoupler Data Sheet # **Description** The HCPL-J314 family of devices consists of an AlGaAs LED optically coupled to an integrated circuit with a power output stage. These optocouplers are ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The high operating voltage range of the output stage provides the drive voltages required by gate controlled devices. The voltage and current supplied by this optocoupler makes it ideally suited for directly driving small or medium power IGBTs. For IGBTs with higher ratings the HCPL-3150 (0.6 A) or HCPL-3120 (2.5 A) optocouplers can be used. # **Functional Diagram** **Truth Table** | LED | Vo | |-----|------| | OFF | LOW | | ON | HIGH | #### **Features** - 0.6 A maximum peak output current - 0.4 A minimum peak output current - High speed response: 0.7 µs max. propagation delay over temp. range - Ultra high CMR: min. 10 kV/ $\mu$ s at $V_{CM} = 1.5$ kV - Bootstrappable supply current: max. 3 mA - Wide operating temp. range: -40°C to 100°C - Wide V<sub>CC</sub> operating range: 10 V to 30 V over temp. range - Available in DIP8 (Single) and SO16 (Dual) package - Safety Approvals: UL Recognized, 3750 Vrms for 1 Minute. CSA Approval IEC/EN/DIN EN 60747-5-2 Approval. V<sub>IORM</sub> = 891 V<sub>peak</sub> #### **Applications** - Isolated IGBT/Power MOSFET Gate Drive - · AC and brushless DC motor drives - Inverters for appliances - · Industrial inverters - Switch Mode Power Supplies (SMPS) - Uninterruptable Power Supplies (UPS) A 0.1 $\mu$ F bypass capacitor must be connected between pins $V_{CC}$ and $V_{EE}$ . CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. # **Selection Guide** | Package Type | Part Number | Number of Channels | |---------------------|-------------|--------------------| | 8-pin DIP (300 Mil) | HCPL-J314 | 1 | | S016 | HCPL-314J | 2 | # **Ordering Information** Specify part number followed by option number (if desired). # Example: Remarks: The notation "#" is used for existing products, while (new) products launched since 15th July 2001 and lead free option will use "-". # **HCPL-J314 Package Outline Drawings** # **Standard DIP Package** # **Gull Wing Surface Mount Option 300** NOTE: FLOATING LEAD PROTRUSION IS 0.5 mm (20 mils) MAX. # **Solder Reflow Temperature Profile** # **Regulatory Information** The HCPL-J314 has been approved by the following organizations: # **IEC/EN/DIN EN 60747-5-2** Approved under: IEC 60747-5-2:1997 + A1:2002 EN 60747-5-2:2001 + A1:2002 DIN EN 60747-5-2 (VDE 0884 Teil 2):2003-01 #### UL Approval under UL 1577, component recognition program up to $V_{\rm ISO}$ = 3750 Vrms. File E55361. # **CSA** Approved under CSA Component Acceptance Notice #5, File CA 88324. ## **Recommended Pb-Free IR Profile** NOTES: THE TIME FROM 25 °C to PEAK TEMPERATURE = 8 MINUTES MAX. $\rm T_{Smax}$ = 200 °C, $\rm T_{smin}$ = 150 °C # IEC/EN/DIN EN 60747-5-2 Insulation Characteristics | Description | Symbol | Characteristic | Unit | |--------------------------------------------------------------------------------------------|----------------------|------------------|-------------------| | Installation classification per DIN VDE 0110/1.89, Table 1 | | | | | for rated mains voltage ≤ 150 V <sub>rms</sub> | | I - IV | | | for rated mains voltage ≤ 300 V <sub>rms</sub> | | I - III | | | for rated mains voltage $\leq$ 600 $V_{rms}$ | | 1-11 | | | Climatic Classification | | 55/100/21 | | | Pollution Degree (DIN VDE 0110/1.89) | | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 891 | V <sub>peak</sub> | | Input to Output Test Voltage, Method b* | | | | | $V_{IORM}$ x 1.875 = $V_{PR}$ , 100% Production Test with $t_m$ = 1 sec, | $V_{PR}$ | 1670 | $V_{peak}$ | | Partial discharge < 5 pC | | | • | | Input to Output Test Voltage, Method a* | | | | | V <sub>IORM</sub> x 1.5 = V <sub>PR</sub> , Type and Sample Test, t <sub>m</sub> = 60 sec, | $V_{PR}$ | 1336 | $V_{peak}$ | | Partial discharge < 5 pC | | | • | | Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 10 sec) | V <sub>IOTM</sub> | 6000 | V <sub>peak</sub> | | Safety-limiting values – maximum values allowed in the event of a failure. | | | | | Case Temperature | $T_S$ | 175 | °C | | Input Current** | I <sub>S,INPUT</sub> | 400 | mA | | Output Power** | Ps, output | 1200 | mW | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | $R_S$ | >10 <sup>9</sup> | Ω | \*Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section, IEC/EN/DIN EN 60747-5-2 for a detailed description of Method a and Method b partial discharge test profiles. \*\* Refer to the following figure for dependence of P<sub>S</sub> and I<sub>S</sub> on ambient temperature. # **Insulation and Safety Related Specifications** | Parameter | Symbol | HCPL-J314 | Units | Conditions | |------------------------------|--------|-----------|-------|-----------------------------------------------| | Minimum External Air Gap | L(101) | 7.4 | mm | Measured from input terminals to output | | (Clearance) | | | | terminals, shortest distance through air. | | Minimum External Tracking | L(102) | 8.0 | mm | Measured from input terminals to output | | (Creepage) | | | | terminals, shortest distance path along body. | | Minimum Internal Plastic Gap | | 0.5 | mm | Through insulation distance conductor to | | (Internal Clearance) | | | | conductor, usually the straight line distance | | | | | | thickness between the emitter and detector. | | Tracking Resistance | CTI | >175 | V | DIN IEC 112/VDE 0303 Part 1 | | (Comparative Tracking Index) | | | | | | Isolation Group | | IIIa | | Material Group (DIN VDE 0110, 1/89, Table 1) | # **Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Note | |-------------------------------------------------------------|-----------------------------------|-------------------|-----------------|-------|------| | Storage Temperature | T <sub>S</sub> | -55 | 125 | °C | | | Operating Temperature | T <sub>A</sub> | -40 | 100 | °C | | | Average Input Current | I <sub>F(AVG)</sub> | | 25 | mA | 1 | | Peak Transient Input Current<br>(<1 µs pulse width, 300pps) | I <sub>F</sub> (TRAN) | | 1.0 | Α | | | Reverse Input Voltage | $V_{R}$ | | 3 | V | | | "High" Peak Output Current | I <sub>OH(PEAK)</sub> | | 0.6 | А | 2 | | "Low" Peak Output Current | I <sub>OL(PEAK)</sub> | | 0.6 | А | 2 | | Supply Voltage | V <sub>CC</sub> - V <sub>EE</sub> | -0.5 | 35 | V | | | Output Voltage | V <sub>O(PEAK)</sub> | -0.5 | V <sub>CC</sub> | V | | | Output Power Dissipation | P <sub>0</sub> | | 260 | mW | 3 | | Input Power Dissipation | PI | | 105 | mW | 4 | | Lead Solder Temperature | 260°C for 10 se | ec., 1.6 mm belov | w seating plane | | | | Solder Reflow Temperature Profile | See Package C | Outline Drawings | section | | | # **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | Note | |-----------------------|-----------------------------------|------|------|-------|------| | Power Supply | V <sub>CC</sub> - V <sub>EE</sub> | 10 | 30 | V | | | Input Current (ON) | I <sub>F(ON)</sub> | 8 | 12 | mA | | | Input Voltage (OFF) | V <sub>F(OFF)</sub> | -3.0 | 0.8 | V | | | Operating Temperature | TA | -40 | 100 | °C | | **Electrical Specifications (DC)**Over recommended operating conditions unless otherwise specified. | | | | | | | Test | | | |--------------------------------------------------|---------------------------|--------------------|----------------------|------|-------|------------------------------------|------|------| | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | Fig. | Note | | High Level Output Current | I <sub>OH</sub> | 0.2 | | | Α | $V_O = V_{CC} - 4$ | 2 | 5 | | | | 0.4 | 0.5 | | | $V_0 = V_{CC} - 10$ | 3 | 2 | | Low Level Output Current | I <sub>OL</sub> | 0.2 | 0.4 | | Α | $V_0 = V_{EE} + 2.5$ | 5 | 5 | | | | 0.4 | 0.5 | | | $V_0 = V_{EE} + 10$ | 6 | 2 | | High Level Output Voltage | V <sub>OH</sub> | V <sub>CC</sub> -4 | V <sub>CC</sub> -1.8 | | ٧ | $I_0 = -100 \text{ mA}$ | 1 | 6,7 | | Low Level Output Voltage | V <sub>OL</sub> | | 0.4 | 1 | ٧ | I <sub>O</sub> = 100 mA | 4 | | | High Level Supply Current | Icch | | 0.7 | 3 | mA | $I_0 = 0 \text{ mA}$ | 7,8 | 14 | | Low Level Supply Current | Iccl | | 1.2 | 3 | mA | $I_0 = 0 \text{ mA}$ | | | | Threshold Input Current Low to High | I <sub>FLH</sub> | | | 6 | mA | $I_0 = 0 \text{ mA},$ | 9,15 | | | Threshold Input Voltage Low to High | V <sub>FHL</sub> | 0.8 | | | V | $V_0 > 5 V$ | | | | Input Forward Voltage | V <sub>F</sub> | 1.2 | 1.5 | 1.8 | V | I <sub>F</sub> = 10 mA | 16 | | | Temperature Coefficient of Input Forward Voltage | $\Delta V_F / \Delta T_A$ | | -1.6 | | mV/°C | | | | | Input Reverse Breakdown Voltage | BV <sub>R</sub> | 5 | | | V | Ι <sub>R</sub> = 10 μΑ | | | | Input Capacitance | C <sub>IN</sub> | - | 60 | | pF | f = 1 MHz,<br>V <sub>F</sub> = 0 V | | | # Switching Specifications (AC) Over recommended operating conditions unless otherwise specified. | | | | | | | Test | | | |-------------------------------------------------------------------|------------------|------|------|------|-------|---------------------------------------------------------|------------------|------| | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | Fig. | Note | | Propagation Delay Time to High Output<br>Level | t <sub>PLH</sub> | 0.1 | 0.2 | 0.7 | μs | Rg = 47 $\Omega$ , Cg = 3 nF,<br>f = 10 kHz, | 10,11,<br>12,13, | 14 | | Propagation Delay Time to Low Output<br>Level | t <sub>PHL</sub> | 0.1 | 0.3 | 0.7 | μs | Duty Cycle = 50%,<br>f = 10 kHz, I <sub>F</sub> = 8 mA, | 14,17 | | | Propagation Delay Difference<br>Between Any Two Parts or Channels | PDD | -0.5 | | 0.5 | μs | V <sub>CC</sub> = 30 V | | 10 | | Rise Time | t <sub>R</sub> | | 50 | | ns | | | | | Fall Time | t <sub>F</sub> | | 50 | | ns | | | | | Output High Level Common Mode<br>Transient Immunity | CM <sub>H</sub> | 10 | 30 | | kV/μs | T <sub>A</sub> = 25°C,<br>V <sub>CM</sub> = 1.5 kV | 18 | 11 | | Output Low Level Common Mode<br>Transient Immunity | CM <sub>L</sub> | 10 | 30 | | kV/μs | | 18 | 12 | # **Package Characteristics** # For each channel unless otherwise specified. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test<br>Conditions | Fig. | Note | |----------------------------------------------|------------------|------|------------------|------|-------|----------------------------------------------|------|------| | Input-Output Momentary Withstand<br>Voltage | V <sub>ISO</sub> | 3750 | | | Vrms | $T_A = 25^{\circ}C$ ,<br>RH < 50% for 1 min. | | 8,9 | | Output-Output Momentary Withstand<br>Voltage | V <sub>0-0</sub> | 1500 | | | Vrms | | | 15 | | Input-Output Resistance | R <sub>I-O</sub> | | 10 <sup>12</sup> | | Ω | V <sub>I-O</sub> = 500 V | | 9 | | Input-Output Capacitance | C <sub>I-O</sub> | | 1.2 | | pF | Freq = 1 MHz | | | ### Notes: - Derate linearly above 70°C free air temperature at a rate of 0.3 mA/°C. - 2. Maximum pulse width = $10 \mu s$ , maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with $I_0$ peak minimum = 0.4 A. See Application section for additional details on limiting $I_{0L}$ peak. - 3. Derate linearly above 85°C, free air temperature at the rate of 4.0 mW/°C. - 4. Input power dissipation does not require derating. - 5. Maximum pulse width = $50 \mu s$ , maximum duty cycle = 0.5%. - $6. \ \ In this test, V_{OH} \ is \ measured \ with \ a \ DC \ load \ current. \ When \ driving \ capacitive \ load \ V_{OH} \ will \ approach \ V_{CC} \ as \ I_{OH} \ approaches \ zero \ amps.$ - 7. Maximum pulse width = 1 ms, maximum duty cycle = 20%. - In accordance with UL 1577, each HCPL-J314 optocoupler is proof tested by applying an insulation test voltage ≥ 5000 Vrms for 1 second (leakage detection current limit I<sub>I-O</sub> ≤ 5 μA). This test is performed before 100% production test for partial discharge (method B) shown in the IEC/EN/DIN EN 60747-5-2 Insulation Characteristics Table, if applicable. - 9. Device considered a two-terminal device: pins on input side shorted together and pins on output side shorted together. - 10. PDD is the difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two parts or channels under the same test conditions. - 11. Common mode transient immunity in the high state is the maximum tolerable |dVcm/dt| of the common mode pulse $V_{CM}$ to assure that the output will remain in the high state (i.e. Vo > 6.0 V). - 12. Common mode transient immunity in a low state is the maximum tolerable |dV<sub>CM</sub>/dt| of the common mode pulse, V<sub>CM</sub>, to assure that the output will remain in a low state (i.e. Vo < 1.0 V). - 13. This load condition approximates the gate load of a 1200 V/25 A IGBT. - 14. For each channel. The power supply current increases when operating frequency and Qg of the driven IGBT increases. - 15. Device considered a two terminal device: Channel one output side pins shorted together, and channel two output side pins shorted together. 0.40 0.38 0.36 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 0.30 Figure 1. V<sub>OH</sub> vs. Temperature. Figure 2. $I_{OH}$ vs. Temperature. Figure 3. $V_{OH}$ vs. $I_{OH}$ . Figure 4. $\rm V_{\rm OL}$ vs. Temperature. Figure 5. $I_{OL}$ vs. Temperature. Figure 6. $V_{\rm OL}$ vs. $I_{\rm OL}$ . Figure 7. $I_{\mbox{\scriptsize CC}}$ vs. Temperature. Figure 8. $I_{CC}$ vs. $V_{CC}$ . Figure 9. I<sub>FLH</sub> vs. Temperature. Tp - PROPAGATION DELAY - ns 200 100 0 ∟ 6 30 12 15 V<sub>CC</sub> – SUPPLY VOLTAGE – V - FORWARD LED CURRENT - mA 400 300 Figure 10. Propagation Delay vs. $V_{CC}$ . Figure 11. Propagation Delay vs. $I_F$ . Figure 12. Propagation Delay vs. Temperature. Figure 13. Propagation Delay vs. Rg. Figure 14. Propagation Delay vs. Cg. Figure 15. Transfer Characteristics. Figure 16. Input Current vs. Forward Voltage. Figure 17. Propagation Delay Test Circuit and Waveforms. Figure 18. CMR Test Circuit and Waveforms. # Applications Information Eliminating Negative IGBT Gate Drive To keep the IGBT firmly off, the HCPL-J314 has a very low maximum $V_{\rm OL}$ specification of 1.0 V. Minimizing Rg and the lead inductance from the HCPL-J314 to the IGBT gate and emitter (possibly by mounting the HCPL-J314 on a small PC board directly above the IGBT) can eliminate the need for negative IGBT gate drive in many applications as shown in Figure 19. Care should be taken with such a PC board design to avoid routing the IGBT collector or emitter traces close to the HCPL-J314 input as this can result in unwanted coupling of transient signals into the input of HCPL-J314 and degrade performance. (If the IGBT drain must be routed near the HCPL-J314 input, then the LED should be reverse biased when in the off state, to prevent the transient signals coupled from the IGBT drain from turning on the HCPL-J314.) Figure 19. Recommended LED Drive and Application Circuit for HCPL-J314. # Selecting the Gate Resistor (Rg) Step 1: Calculate $R_g$ minimum from the $I_{OL}$ peak specification. The IGBT and Rg in Figure 19 can be analyzed as a simple RC circuit with a voltage supplied by the HCPL-J314. $$Rg \ge \frac{V_{CC} - V_{OL}}{I_{OLPEAK}}$$ $$= \frac{24 V - 5 V}{0.6A}$$ $$= 32 \Omega$$ The $V_{OL}$ value of 5 V in the previous equation is the $V_{OL}$ at the peak current of 0.6A. (See Figure 6). **Step 2:** Check the HCPL-J314 power dissipation and increase Rg if necessary. The HCPL-J314 total power dissipation $(P_T)$ is equal to the sum of the emitter power $(P_E)$ and the output power $(P_O)$ . $$\begin{split} \mathbf{P_T} &= \mathbf{P_E} + \mathbf{P_O} \\ P_E &= I_F \bullet V_F \bullet Duty \ Cycle \\ P_O &= P_{O(BIAS)} + P_{O(SWITCHING)} = I_{CC} \bullet V_{CC} + E_{SW} \ (Rg,Qg) \bullet f \\ &= (I_{CCBIAS} + K_{ICC} \bullet Qg \bullet f) \bullet V_{CC} + E_{SW} \ (Rg,Qg) \bullet f \end{split}$$ where $K_{ICC} \cdot Qg \cdot f$ is the increase in $I_{CC}$ due to switching and $K_{ICC}$ is a constant of 0.001 mA/(nC\*kHz). For the circuit in Figure 19 with $I_F$ (worst case) = 10 mA, $Rg = 32 \Omega$ , Max Duty Cycle = 80%, Qg = 100 nC, f = 20 kHz and $T_{AMAX} = 85^{\circ}$ C: $$P_E = 10 \ mA \cdot 1.8 \ V \cdot 0.8 = 14 \ mW$$ $$P_O = (3~mA + (0.001~mA/(nC \bullet kHz)) \bullet 20~kHz \bullet 100~nC) \bullet 24~V + 0.4~\mu J \bullet 20~kHz = 80~mW$$ $$< 260 \ mW (P_{O(MAX)} @ 85^{\circ}C)$$ The value of 3 mA for $I_{CC}$ in the previous equation is the max. $I_{CC}$ over entire operating temperature range. Since $P_O$ for this case is less than $P_{O(MAX)}$ , Rg = $32~\Omega$ is all right for the power dissipation. Figure 20. Energy Dissipated in the HCPL-J314 and for Each IGBT Switching Cycle. # LED Drive Circuit Considerations for Ultra High CMR Performance Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure 21. The HCPL-J314 improves CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and optocoupler pins 5-8 as shown in Figure 22. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure 19), can achieve 10 kV/µs CMR while minimizing component complexity. Techniques to keep the LED in the proper state are discussed in the next two sections. Figure 21. Optocoupler Input to Output Capacitance Model for Unshielded Optocouplers. Figure 22. Optocoupler Input to Output Capacitance Model for Shielded Optocouplers. Figure 23. Equivalent Circuit for Figure 17 During Common Mode Transient. Figure 24. Not Recommended Open Collector Drive Circuit. Figure 25. Recommended LED Drive Circuit for Ultra-High CMR IPM Dead Time and Propagation Delay Specifications. # CMR with the LED On (CMR<sub>H</sub>) A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. A minimum LED current of 8 mA provides adequate margin over the maximum IFigure 26. Minimum LED Skew for Zero Dead Time.Figure 27. Waveforms for Dead Time. of 5 mA to achieve 10 kV/µs CMR. # CMR with the LED Off (CMR<sub>L</sub>) A high CMR LED drive circuit must keep the LED off $(V_F \leq V_{F(OFF)})$ during common mode transients. For example, during a -dV<sub>CM</sub>/dt transient in Figure 23, the current flowing through C<sub>LEDP</sub> also flows through the RSAT and VSAT of the logic gate. As long as the low state voltage developed across the logic gate is less than $V_{F(OFF)}$ the LED will remain off and no common mode failure will occur. The open collector drive circuit, shown in Figure 24, can not keep the LED off during a +dV<sub>CM</sub>/dt transient, since all the current flowing through C<sub>LEDN</sub> must be supplied by the LED, and it is not recommended for applications requiring ultra high CMR1 performance. The alternative drive circuit which like the recommended application circuit (Figure 19), does achieve ultra high CMR performance by shunting the LED in the off state. # IPM Dead Time and Propagation Delay Specifications The HCPL-J314 includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time high and low side power transistors are off. Any overlap in Ql and Q2 conduction will result in large currents flowing through the power devices from the high-voltage to the lowvoltage motor rails. To minimize dead time in a given design, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worstcase conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 26. The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, PDD max, which is specified to be 500 ns over the operating temperature range of -40° to 100°C. Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specification as shown in Figure 27. The maximum dead time for the HCPL-J314 is 1 $\mu$ s (= 0.5 $\mu$ s - $(-0.5 \mu s)$ ) over the operating temperature range of -40°C to 100°C. Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs. \*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS. Figure 26. Minimum LED Skew for Zero Dead Time. Figure 27. Waveforms for Dead Time. # www.agilent.com/semiconductors For product information and a complete list of distributors, please go to our web site. For technical assistance call: Americas/Canada: +1 (800) 235-0312 or (916) 788-6763 Europe: +49 (0) 6441 92460 China: 10800 650 0017 Hong Kong: (+65) 6756 2394 India, Australia, New Zealand: (+65) 6755 1939 Japan: (+81 3) 3335-8152(Domestic/International), or 0120-61-1280(Domestic Only) Korea: (+65) 6755 1989 Singapore, Malaysia, Vietnam, Thailand, Philippines, Indonesia: (+65) 6755 2044 Taiwan: (+65) 6755 1843 Data subject to change. Copyright © 2005 Agilent Technologies, Inc. Obsoletes 5989-2140EN April 24, 2005 5989-2942EN