

# CPC7592 Line Card Access Switch





#### **Features**

- TTL logic level inputs for 3.3V logic interfaces
- Smart logic for power up / hot plug state control
- Small 16-pin SOIC or 16-Pin DFN Package
- DFN package printed-circuit board footprint is 60 percent smaller than the SOIC version, 70 percent smaller than 4<sup>th</sup> generation EMR solutions.
- Monolithic IC reliability
- Low matched R<sub>ON</sub>
- · Eliminates the need for zero cross switching
- Flexible switch timing to transition from ringing mode to talk mode.
- · Clean, bounce-free switching
- Tertiary protection consisting of integrated current limiting, voltage clamping, and thermal shutdown for SLIC protection
- 5 V operation with power consumption < 10 mW</li>
- Intelligent battery monitor
- Latched logic-level inputs, no external drive circuitry required

## **Applications**

- VoIP Gateways
- Central office (CO)
- Digital Loop Carrier (DLC)
- PBX Systems
- Digitally Added Main Line (DAML)
- Hybrid Fiber Coax (HFC)
- Fiber in the Loop (FITL)
- · Pair Gain System
- Channel Banks

## **Description**

The CPC7592 is a member of Clare's next generation Line Card Access Switch family. This monolithic 6-pole solid-state switch is available in either a 16-pin SOIC or a 16-pin DFN package. It provides the necessary functions to replace two 2-Form-C electro-mechanical relays used on traditional analog and contemporary integrated voice and data (IVD) line cards found in Central Office, Access, and PBX equipment. Because this device contains solid state switches for tip and ring line break, ringing injection/return and test access it requires only a +5V supply for operation and logic-level inputs for control.

The CPC7592 is very similar to the Clare CPC7582 with the addition of controlled start-up states and TTL compatible logic inputs.

The CPC7592xC logic provides alternative test states from the CPC7592xA/B and while also providing greater protection SCR trigger and hold current ratings.

# **Ordering Information**

CPC7592 part numbers are specified as shown here:

B - 16-pin SOIC delivered 47/Tube, 1000/Reel

M - 16-pin DFN delivered 52/Tube, 1000/Reel



- A With Protection SCR
- B Without Protection SCR
- C With Protection SCR and "Monitor Test State"

#### Figure 1. CPC7592 Block Diagram













| 1. Specifications                                         |      |
|-----------------------------------------------------------|------|
| 1.1 Package Pinout                                        | . 3  |
| 1.2 Pinout                                                | . 3  |
| 1.3 Absolute Maximum Ratings                              |      |
| 1.4 ESD Rating                                            |      |
| 1.5 General Conditions                                    |      |
| 1.6 Switch Specifications                                 |      |
| 1.6.1 Break Switches, SW1 and SW2                         |      |
| 1.6.2 Ringing Return Switch, SW3.                         | . 4  |
| 1.6.3 Ringing Switch, SW4                                 | . 6  |
| 1.6.4 Test Switches, SW5 and SW6                          | . 7  |
| 1.7 Digital I/O Electrical Specifications                 | . 8  |
| 1.8 Voltage and Power Specifications                      |      |
| 1.9 Protection Circuitry Electrical Specifications        |      |
| 1.10 Truth Tables                                         | 10   |
| 1.10.1 CPC7592xA and CPC7592xB Truth Table                | 10   |
| 1.10.2 CPC7592xC Truth Table                              | 10   |
|                                                           |      |
| 2. Functional Description                                 | . 11 |
| 2.1 Introduction                                          |      |
| 2.1.1 CPC7592xA and CPC7592xB Logic States                |      |
| 2.1.2 CPC7592xC Logic States                              | . 11 |
| 2.2 Under Voltage Switch Lock Out Circuitry               | 11   |
| 2.2.1 Introduction                                        | . 11 |
| 2.2.2 Hot Plug and Power Up Circuit Design Considerations | 12   |
| 2.3 Switch Logic                                          | . 12 |
| 2.3.1 Start-up                                            |      |
| 2.3.2 Switch Timing                                       | 12   |
| 2.3.3 Make-Before-Break Operation - All Versions          | 13   |
| 2.3.4 Break-Before-Make Operation - CPC7592xA/B           | 13   |
| 2.3.5 Break-Before-Make Operation - All Versions          | 14   |
|                                                           |      |
| 2.5 T <sub>SD</sub> Pin Description                       |      |
| 2.6 Ringing Switch Zero-Cross Current Turn Off            | 15   |
| 2.7 Power Supplies                                        |      |
| 2.8 Battery Voltage Monitor                               |      |
| 2.9 Protection.                                           |      |
| 2.9.1 Diode Bridge/SCR                                    | 15   |
| 2.9.2 Current Limiting function                           | 16   |
| 2.10 Thermal Shutdown.                                    |      |
| 2.11 External Protection Elements                         | 16   |
| O. Marie de abordo a la farma al la co                    | ر    |
| 3. Manufacturing Information                              |      |
| 3.1 Mechanical Dimensions                                 |      |
| 3.1.1 16-Pin SOIC                                         |      |
| 3.1.2 16-Pin DFN                                          |      |
| 3.2 Printed-Circuit Board Layout                          |      |
| 3.2.1 16-Pin SOIC                                         |      |
| 3.2.2 16-Pin DFN                                          | _    |
| 3.3 Tape and Reel Packaging                               |      |
| 3.3.1 16-Pin SOIC                                         |      |
| 3.3.2 16-Pili DFN                                         |      |
| 3.4.1 Moisture Reflow Sensitivity                         |      |
| 3.4.2 Reflow Profile                                      |      |
| 3.5 Washing.                                              |      |
| · · · · · · · · · · · · · · · · · ·                       |      |



# 1. Specifications

## 1.1 Package Pinout

#### CPC7592



## 1.2 Pinout

| Pin | Name                  | Description                     |
|-----|-----------------------|---------------------------------|
| 1   | $F_{GND}$             | Fault ground                    |
| 2   | T <sub>BAT</sub>      | Tip lead to the SLIC            |
| 3   | T <sub>LINE</sub>     | Tip lead of the line side       |
| 4   | T <sub>RINGING</sub>  | Ringing generator return        |
| 5   | T <sub>TEST</sub>     | Tip lead of the test bus        |
| 6   | $V_{DD}$              | +5 V supply                     |
| 7   | T <sub>SD</sub>       | Temperature shutdown pin        |
| 8   | D <sub>GND</sub>      | Digital ground                  |
| 9   | IN <sub>TEST</sub>    | Logic control input             |
| 10  | IN <sub>RINGING</sub> | Logic control input             |
| 11  | LATCH                 | Data latch enable control input |
| 12  | R <sub>TEST</sub>     | Ring lead of the test bus       |
| 13  | R <sub>RINGING</sub>  | Ringing generator source        |
| 14  | R <sub>LINE</sub>     | Ring lead of the line side      |
| 15  | R <sub>BAT</sub>      | Ring lead to the SLIC           |
| 16  | $V_{BAT}$             | Battery supply                  |

## 1.3 Absolute Maximum Ratings

| Parameter                                               | Minimum | Maximum               | Unit |
|---------------------------------------------------------|---------|-----------------------|------|
| +5 V power supply (V <sub>DD</sub> )                    | -0.3    | 7                     | ٧    |
| Battery Supply                                          | -       | -85                   | V    |
| D <sub>GND</sub> to F <sub>GND</sub> Separation         | -5      | +5                    | V    |
| Logic input voltage                                     | -0.3    | V <sub>DD</sub> + 0.3 | V    |
| Logic input to switch output isolation                  | -       | 320                   | V    |
| Switch open-contact isolation (SW1, SW2, SW3, SW5, SW6) | -       | 320                   | V    |
| Switch open-contact<br>Isolation (SW4)                  | -       | 465                   | V    |
| Operating relative humidity                             | 5       | 95                    | %    |
| Operating temperature                                   | -40     | +110                  | °C   |
| Storage temperature                                     | -40     | +150                  | °C   |

Absolute maximum electrical ratings are at 25°C.

Absolute Maximum Ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied.

## 1.4 ESD Rating

| ESD Rating (Human Body Model) |
|-------------------------------|
| 1000 V                        |

#### 1.5 General Conditions

Unless otherwise specified, minimum and maximum values are production testing requirements. Typical values are characteristic of the device and are the result of engineering evaluations. They are provided for information purposes only and are not part of the testing requirements.

Specifications cover the operating temperature range  $T_A = -40^{\circ}$  C to  $+85^{\circ}$  C. Also, unless otherwise specified all testing is performed with  $V_{DD} = 5V_{dc}$ , logic low input voltage is  $0V_{dc}$  and logic high voltage is  $5V_{dc}$ .



# 1.6 Switch Specifications

# 1.6.1 Break Switches, SW1 and SW2

| Parameter                              | Test Conditions                                                                                                      | Symbol                 | Minimum | Typical | Maximum | Unit |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------|---------|---------|---------|------|
|                                        | $V_{SW1}$ (differential) = $T_{LINE}$ to $T_{BAT}$ $V_{SW2}$ (differential) = $R_{LINE}$ to $R_{BAT}$ All-Off state. |                        |         |         |         |      |
| Off-State                              | +25° C,<br>V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 V to -60 V        |                        |         | 0.1     |         |      |
| Leakage Current                        | +85° C,<br>$V_{SW}$ (differential) = -330 V to gnd<br>$V_{SW}$ (differential) = +270 V to -60 V                      | I <sub>SW</sub>        | -       | 0.3     | 1       | μΑ   |
|                                        | -40° C,<br>V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V        |                        |         | 0.1     |         |      |
|                                        | $I_{SW}(on) = \pm 10 \text{ mA}, \pm 40 \text{ mA},$<br>$R_{BAT}$ and $T_{BAT} = -2 \text{ V}$                       |                        |         |         |         |      |
| On Resistance                          | +25° C                                                                                                               |                        |         | 14.5    | - 28    |      |
|                                        | +85° C                                                                                                               | $R_{ON}$               | -       | 20.5    |         | Ω    |
|                                        | -40° C                                                                                                               |                        |         | 10.5    | -       |      |
| On Resistance<br>Matching              | Per SW1 & SW2 On Resistance test conditions.                                                                         | $\Delta R_{\text{ON}}$ | -       | 0.15    | 0.8     | Ω    |
|                                        | V <sub>SW</sub> (on) = ±10 V, +25° C                                                                                 | -                      | -       | 300     |         |      |
| DC current limit                       | $V_{SW}$ (on) = ±10 V, +85° C                                                                                        | $I_{SW}$               | 80      | 160     | -       | mA   |
|                                        | V <sub>SW</sub> (on) = ±10 V, -40° C                                                                                 |                        | -       | 400     | 425     |      |
| Dynamic current limit (t = <0.5 μs)    | Break switches on, all other switches off. Apply ±1 kV 10x1000 µs pulse with appropriate protection in place.        | I <sub>SW</sub>        | -       | 2.5     | -       | А    |
|                                        | +25° C, Logic inputs = gnd,<br>V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±320 V                     |                        | -       | 0.1     |         |      |
| Logic input to switch output isolation | +85° C, Logic inputs = gnd, $V_{SW}$ ( $T_{LINE}$ , $R_{LINE}$ ) = ±330 V                                            | I <sub>SW</sub>        | -       | 0.3     | 1       | μΑ   |
|                                        | -40° C, Logic inputs = gnd,<br>V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±310 V                     |                        | -       | 0.1     |         |      |
| dv/dt sensitivity                      | -                                                                                                                    | -                      | -       | 500     | -       | V/µs |



# 1.6.2 Ringing Return Switch, SW3

| Parameter                              | Test Conditions                                                                                                 | Symbol          | Minimum | Typical | Maximum | Unit |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------|
|                                        | $V_{SW3}$ (differential) = $T_{LINE}$ to $T_{RINGING}$ All-Off state.                                           |                 |         |         |         |      |
| Off-State                              | +25° C,<br>V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 V to -60 V   |                 |         | 0.1     |         |      |
| Leakage Current                        | +85° C,<br>V <sub>SW</sub> (differential) = -330 V to gnd<br>V <sub>SW</sub> (differential) = +270 V to -60 V   | I <sub>SW</sub> | -       | 0.3     | 1       | μΑ   |
|                                        | -40° C,<br>V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V   |                 |         | 0.1     |         |      |
|                                        | I <sub>SW</sub> (on) = ±0 mA, ±10 mA, +25° C                                                                    |                 |         | 60      | 100     |      |
| On Resistance                          | $I_{SW}(on) = \pm 0 \text{ mA}, \pm 10 \text{ mA}, +85^{\circ} \text{ C}$                                       | R <sub>ON</sub> | -       | 85      |         | Ω    |
|                                        | I <sub>SW</sub> (on) = ±0 mA, ±10 mA, -40° C                                                                    |                 |         | 45      | -       |      |
|                                        | V <sub>SW</sub> (on) = ± 10 V, +25° C                                                                           |                 | -       | 135     |         |      |
| DC current limit                       | V <sub>SW</sub> (on) = ± 10 V, +85° C                                                                           | $I_{SW}$        | 70      | 85      | -       | mA   |
|                                        | V <sub>SW</sub> (on) = ± 10 V, -40° C                                                                           |                 | -       | 210     |         |      |
| Dynamic current limit (t = <0.5 μs)    | Ringing switches on, all other switches off. Apply ±1 kV 10x1000 µs pulse with appropriate protection in place. | I <sub>SW</sub> | -       | 2.5     | -       | А    |
|                                        | +25° C, Logic inputs = gnd,<br>V <sub>SW</sub> (T <sub>RINGING</sub> , T <sub>LINE</sub> ) = ±320 V             |                 |         | 0.1     |         |      |
| Logic input to switch output isolation | +85° C, Logic inputs = gnd,<br>V <sub>SW</sub> (T <sub>RINGING</sub> , T <sub>LINE</sub> ) = ±330 V             | I <sub>SW</sub> | -       | 0.3     | 1       | μΑ   |
|                                        | -40° C, Logic inputs = gnd,<br>V <sub>SW</sub> (T <sub>RINGING</sub> , T <sub>LINE</sub> ) = ±310 V             |                 |         | 0.1     |         |      |
| dv/dt sensitivity                      | -                                                                                                               | -               | -       | 500     | -       | V/μs |



# 1.6.3 Ringing Switch, SW4

| Parameter                              | Test Conditions                                                                                                 | Symbol               | Minimum | Typical | Maximum | Unit |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------|---------|---------|---------|------|
|                                        | $V_{SW4}$ (differential) = $R_{LINE}$ to $R_{RINGING}$ All-Off state.                                           |                      |         |         |         |      |
| Off-State                              | +25° C $V_{SW}$ (differential) = -255 V to +210 V $V_{SW}$ (differential) = +255 V to -210 V                    |                      |         | 0.05    |         |      |
| Leakage Current                        | +85° C $V_{SW}$ (differential) = -270 V to +210 V $V_{SW}$ (differential) = +270 V to -210 V                    | I <sub>SW</sub>      | -       | 0.1     | 1       | μΑ   |
|                                        | $^{-40^{\circ}}$ C $V_{SW}$ (differential) = -245 V to +210 V $V_{SW}$ (differential) = +245 V to -210 V        |                      |         | 0.05    |         |      |
| On Resistance                          | $I_{SW}$ (on) = ±70 mA, ±80 mA                                                                                  | R <sub>ON</sub>      | -       | 10      | 15      | Ω    |
| On Voltage                             | $I_{SW}$ (on) = ± 1 mA                                                                                          | V <sub>ON</sub>      | -       | 1.5     | 3       | V    |
| On-State<br>Leakage Current            | Inputs set for ringing -Measure ringing generator current to ground.                                            | I <sub>RINGING</sub> | -       | 0.1     | 0.25    | mA   |
| Steady-State Current*                  | Inputs set for ringing mode.                                                                                    | I <sub>SW</sub>      | -       | -       | 150     | mA   |
| Surge Current*                         | Ringing switches on, all other switches off. Apply ±1 kV 10x1000 µs pulse with appropriate protection in place. | I <sub>SW</sub>      | -       | -       | 2       | А    |
| Release Current                        | SW4 transition from on to off.                                                                                  | I <sub>RINGING</sub> | -       | 300     | -       | μΑ   |
|                                        | +25° C, Logic inputs = gnd,<br>V <sub>SW</sub> (R <sub>RINGING</sub> , R <sub>LINE</sub> ) = ±320 V             |                      |         | 0.1     |         |      |
| Logic input to switch output isolation | +85° C, Logic inputs = gnd,<br>V <sub>SW</sub> (R <sub>RINGING</sub> , R <sub>LINE</sub> ) = ±330 V             | I <sub>SW</sub>      | -       | 0.3     | 1       | μΑ   |
|                                        | -40° C, Logic inputs = gnd,<br>V <sub>SW</sub> (R <sub>RINGING</sub> , R <sub>LINE</sub> ) = ±310 V             |                      |         | 0.1     |         |      |
| dv/dt sensitivity                      | -                                                                                                               | -                    | -       | 500     | -       | V/µs |
| *Secondary protection and              | current limiting must prevent exceeding this para                                                               | meter.               |         |         |         |      |



# 1.6.4 Test Switches, SW5 and SW6

| Parameter                              | Test Conditions                                                                                                            | Symbol          | Minimum | Typical | Maximum | Unit |  |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------|--|
|                                        | $V_{SW1}$ (differential) = $T_{LINE}$ to $T_{BAT}$<br>$V_{SW2}$ (differential) = $R_{LINE}$ to $R_{BAT}$<br>All-Off state. |                 |         |         |         |      |  |
| Off-State                              | +25° C,<br>V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 V to -60 V              |                 |         | 0.1     |         |      |  |
| Leakage Current                        | +85° C, $V_{SW}$ (differential) = -330 V to gnd $V_{SW}$ (differential) = +270 V to -60 V                                  | I <sub>SW</sub> | -       | 0.3     | 1       | μΑ   |  |
|                                        | -40° C,<br>V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V              |                 |         | 0.1     |         |      |  |
|                                        | $I_{SW}(on) = \pm 10 \text{ mA}, \pm 40 \text{ mA},$<br>$R_{BAT}$ and $T_{BAT} = -2 \text{ V}$                             |                 |         |         |         |      |  |
| On Resistance                          | +25° C                                                                                                                     |                 |         | 38      | -       |      |  |
|                                        | +85° C                                                                                                                     | $R_{ON}$        | -       | 46      | 70      | Ω    |  |
|                                        | -40° C                                                                                                                     |                 |         | 28      | -       |      |  |
|                                        | $V_{SW}$ (on) = ±10 V, +25° C                                                                                              |                 |         | -       | 175     |      |  |
| DC current limit                       | $V_{SW}$ (on) = ±10 V, +85° C                                                                                              | $I_{SW}$        | 80      | 110     | _       | mA   |  |
|                                        | $V_{SW}$ (on) = ±10 V, -40° C                                                                                              |                 | -       | 210     | 250     |      |  |
| Dynamic current limit (t = <0.5 μs)    | Break switches on, all other switches off. Apply ±1 kV 10x1000 μs pulse with appropriate protection in place.              | I <sub>SW</sub> | -       | 2.5     | -       | Α    |  |
|                                        | +25° C, Logic inputs = gnd,<br>V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±320 V                           |                 | -       | 0.1     |         |      |  |
| Logic input to switch output isolation | +85° C, Logic inputs = gnd, $V_{SW}$ ( $T_{LINE}$ , $R_{LINE}$ ) = ±330 V                                                  | $I_{SW}$        | -       | 0.3     | 1       | μΑ   |  |
|                                        | -40° C, Logic inputs = gnd,<br>V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±310 V                           |                 | -       | 0.1     |         |      |  |
| dv/dt sensitivity                      | -                                                                                                                          | -               | -       | 500     | -       | V/µs |  |



# 1.7 Digital I/O Electrical Specifications

| Parameter                                                                        | Test Conditions                                                           | Symbol              | Minimum | Typical         | Maximum | Unit |
|----------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------|---------|-----------------|---------|------|
| Input Characteristics                                                            |                                                                           |                     |         |                 | •       |      |
| Input voltage, Logic low                                                         | Input voltage falling                                                     | $V_{IL}$            | 0.8     | 1.1             | -       | V    |
| Input voltage, Logic high                                                        | Input voltage rising                                                      | V <sub>IH</sub>     |         | 1.9             | 2.4     | V    |
| Input leakage current, IN <sub>RINGING</sub> and IN <sub>TEST</sub> , Logic high | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>HI</sub> = 2.4V | ІІН                 | -       | 0.1             | 1       | μΑ   |
| Input leakage current, IN <sub>RINGING</sub> and IN <sub>TEST</sub> , Logic low  | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IL</sub> = 0.4V | I <sub>IL</sub>     | -       | 0.1             | 1       | μΑ   |
| Input leakage current,<br>LATCH Logic high                                       | V <sub>DD</sub> = 4.5 V, V <sub>BAT</sub> = -75 V, V <sub>IH</sub> = 2.4V | I <sub>IH</sub>     | 10      | 28              | -       | μА   |
| Input leakage current,<br>LATCH Logic low                                        | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IL</sub> = 0.4V | I <sub>IL</sub>     | -       | 46              | 125     | μΑ   |
| Input leakage current,<br>T <sub>SD</sub> Logic high                             | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IH</sub> = 2.4  | I <sub>IH</sub>     | 10      | 16              | 30      | μΑ   |
| Input leakage current,<br>T <sub>SD</sub> Logic low                              | ut leakage current,                                                       |                     | 10      | 16              | 30      | μΑ   |
| Output Characteristics                                                           |                                                                           |                     |         |                 |         |      |
| Output voltage,<br>T <sub>SD</sub> Logic high                                    | · · · · · · · · · · · · · · · · · · ·                                     |                     | 2.4     | V <sub>DD</sub> | -       | V    |
| Output voltage,<br>T <sub>SD</sub> Logic low                                     | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, I <sub>TSD</sub> = 1mA | V <sub>TSD_on</sub> | -       | 0               | 0.4     | V    |

# 1.8 Voltage and Power Specifications

| Parameter                                                                                | Test Conditions                                                                                       | Symbol               | Minimum               | Typical         | Maximum              | Unit              |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------|-----------------------|-----------------|----------------------|-------------------|
| Voltage Requirements                                                                     |                                                                                                       |                      |                       |                 |                      |                   |
| $V_{DD}$                                                                                 | -                                                                                                     | V <sub>DD</sub>      | 4.5                   | 5.0             | 5.5                  | V                 |
| V <sub>BAT</sub> <sup>1</sup>                                                            | -                                                                                                     | V <sub>BAT</sub>     | -19                   | -48             | -72                  | V                 |
| <sup>1</sup> V <sub>BAT</sub> is used only for international drops below approximately - | al protection circuitry. If V <sub>BAT</sub> rises above-10 V<br>15 V                                 | , the device will en | ter the all-off state | and will remain | in the all-off state | until the battery |
| Power Specifications                                                                     |                                                                                                       |                      |                       |                 |                      |                   |
| Deven                                                                                    | $V_{DD}$ = 5 V, $V_{BAT}$ = -48 V, $V_{IH}$ = 2.4V, $V_{IL}$ = 0.4V, Measure $I_{DD}$ and $I_{BAT}$ , |                      |                       |                 |                      |                   |
| Power consumption                                                                        | Talk and All-Off States                                                                               | Р                    | -                     | 5.5             | 10                   | mW                |
|                                                                                          | All other states                                                                                      | Р                    | -                     | 6.5             | 10                   | mW                |
| V <sub>DD</sub> current in talk and all-off states                                       | V <sub>DD</sub> = 5 V, V <sub>BAT</sub> = -48 V, V <sub>IH</sub> = 2.4V,                              | I <sub>DD</sub>      | -                     | 1.1             | 2.0                  | mΛ                |
| V <sub>DD</sub> current in ringing state                                                 | V <sub>IL</sub> = 0.4V                                                                                | I <sub>DD</sub>      | -                     | 1.3             | 2.0                  | mA                |
| V <sub>BAT</sub> current in any state                                                    | $V_{DD} = 5V$ , $V_{BAT} = -48 V$ , $V_{IH} = 2.4V$ , $V_{IL} = 0.4V$                                 | I <sub>BAT</sub>     | -                     | 0.1             | 10                   | μΑ                |



# 1.9 Protection Circuitry Electrical Specifications

| Parameter                                                 | Conditions                                                                                               | Symbol                                    | Minimum             | Typical                                 | Maximum                                  | Unit |     |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------|-----------------------------------------|------------------------------------------|------|-----|
| Protection Diode Bridg                                    | e                                                                                                        |                                           | •                   |                                         |                                          |      |     |
| Forward Voltage drop,<br>continuous current<br>(50/60 Hz) | Apply ± dc current limit of break switches                                                               | V <sub>F</sub>                            | -                   | 2.1                                     | 3.0                                      | V    |     |
| Forward Voltage drop, surge current                       | Apply ± dynamic current limit of break switches                                                          | V <sub>F</sub>                            | -                   | 5                                       | -                                        |      |     |
| Protection SCR (CPC75                                     | 592xA and CPC7592xC)                                                                                     | <u> </u>                                  |                     |                                         |                                          |      |     |
| Surge current                                             | -                                                                                                        | -                                         | -                   | -                                       | *                                        | Α    |     |
| Trigger current:                                          | SCR activates, +25° C                                                                                    | I <sub>TRIG</sub>                         | _                   | 60<br>(CPC7592xA)<br>70<br>(CPC7592xC)  | _                                        | mA   |     |
| Current into V <sub>BAT</sub> pin.                        | SCR activates, +85° C                                                                                    | TRIG                                      |                     | 35<br>(CPC7592xA)<br>40<br>(CPC7592xC)  | -                                        |      |     |
| Hold current: Current                                     | SCR remains active, +25° C                                                                               | - I <sub>HOLD</sub>                       |                     | -                                       | 100<br>(CPC7592xA)<br>135<br>(CPC7592xC) |      | m A |
| through protection SCR                                    | SCR remains active, +85° C                                                                               |                                           | 110                 | 70<br>(CPC7592xA)<br>115<br>(CPC7592xC) | -                                        | mA   |     |
| Gate trigger voltage                                      | I <sub>GATE</sub> = I <sub>TRIGGER</sub> §                                                               | V <sub>TBAT</sub> or<br>V <sub>RBAT</sub> | V <sub>BAT</sub> -4 | -                                       | V <sub>BAT</sub> -2                      | V    |     |
| Reverse leakage current                                   | V <sub>BAT</sub> = -48 V                                                                                 | I <sub>VBAT</sub>                         | -                   | -                                       | 1.0                                      | μΑ   |     |
| O catala alla ca                                          | 0.5 A, t = 0.5 μs                                                                                        | V <sub>TBAT</sub> or                      |                     | -3                                      |                                          | 1.7  |     |
| On-state voltage                                          | 2.0 A, t = 0.5 μs                                                                                        | $V_{RBAT}$                                | -                   | -5                                      | -                                        | V    |     |
| Temperature Shutdown                                      | Specifications                                                                                           | •                                         | •                   |                                         |                                          |      |     |
| Shutdown activation temperature                           | Not production tested - limits are guaranteed by design and Quality                                      | T <sub>TSD_on</sub>                       | 110                 | 125                                     | 150                                      | °C   |     |
| Shutdown circuit hysteresis                               | Control sampling audits.                                                                                 | T <sub>TSD_off</sub>                      | 10                  | -                                       | 25                                       | °C   |     |
| •                                                         | ith appropriate secondary protection in place.<br>I <sub>TRIGGER</sub> for the internal SCR to activate. |                                           |                     |                                         |                                          |      |     |



# 1.10 Truth Tables

# 1.10.1 CPC7592xA and CPC7592xB Truth Table

| State                                                                                                                                                      | IN <sub>RINGING</sub> | IN <sub>TEST</sub> | LATCH            | T <sub>SD</sub> | Break<br>Switches | Ringing<br>Switches | Test<br>Switches |     |     |     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|------------------|-----------------|-------------------|---------------------|------------------|-----|-----|-----|
| Talk                                                                                                                                                       | 0                     | 0                  | 0 z <sup>1</sup> | 0               |                   |                     |                  | On  | Off | Off |
| Test                                                                                                                                                       | 0                     | 1                  |                  |                 |                   | Off                 | Off              | On  |     |     |
| Ringing                                                                                                                                                    | 1                     | 0                  |                  |                 | ]                 |                     | Z 1              | Off | On  | Off |
| All-Off                                                                                                                                                    | 1                     | 1                  |                  |                 |                   | Off                 | Off              | Off |     |     |
| Latched                                                                                                                                                    | Х                     | Х                  | 1                | -               | Unchanged         |                     |                  |     |     |     |
| All-Off                                                                                                                                                    | Х                     | Х                  | Х                | 0               | Off               | Off                 | Off              |     |     |     |
| Z = High Impedance. Because T <sub>SD</sub> has an internal pull up at this pin, it should be controlled with an open-collector or open-drain type device. |                       |                    |                  |                 |                   |                     |                  |     |     |     |

# 1.10.2 CPC7592xC Truth Table

| State                                                                                                                                                                   | IN <sub>RINGING</sub> | IN <sub>TEST</sub> | LATCH | T <sub>SD</sub> | Break<br>Switches | Ringing<br>Switches | Test<br>Switches |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------|-----------------|-------------------|---------------------|------------------|--|--|
| Talk                                                                                                                                                                    | 0                     | 0                  |       |                 | On                | Off                 | Off              |  |  |
| Test/Monitor                                                                                                                                                            | 0                     | 1                  | 0     | Z <sup>1</sup>  | On                | Off                 | On               |  |  |
| Ringing                                                                                                                                                                 | 1                     | 0                  | 0     |                 | Off               | On                  | Off              |  |  |
| Ringing Test                                                                                                                                                            | 1                     | 1                  | -     |                 | Off               | On                  | On               |  |  |
| Latched                                                                                                                                                                 | Х                     | Х                  | 1     |                 | Unchanged         |                     |                  |  |  |
| All-Off                                                                                                                                                                 | Х                     | Х                  | Х     | 0               | Off               | Off                 | Off              |  |  |
| <sup>1</sup> Z = High Impedance. Because T <sub>SD</sub> has an internal pull up at this pin, it should be controlled with an open-collector or open-drain type device. |                       |                    |       |                 |                   |                     |                  |  |  |



# 2. Functional Description

#### 2.1 Introduction

## 2.1.1 CPC7592xA and CPC7592xB Logic States

- Talk. Break switches SW1 and SW2 closed, ringing switches SW3 and SW4 open, and test switches SW5 and SW6 open.
- Ringing. Break switches SW1 and SW2 open, ringing switches SW3 and SW4 closed, and test switches SW5 and SW6 open.
- Test. Break switches SW1 and SW2 open, ringing switches SW3 and SW4 open, and loop test switches SW5 and SW6 closed.
- All-off. Break switches SW1 and SW2 open, ringing switches SW3 and SW4 open, and test switches SW5 and SW6 open.

#### 2.1.2 CPC7592xC Logic States

- Talk. Break switches SW1 and SW2 closed, ringing switches SW3 and SW4 open, and test switches SW5 and SW6 open.
- Ringing. Break switches SW1 and SW2 open, ringing switches SW3 and SW4 closed, and test switches SW5 and SW6 open.
- Test/Monitor. Break switches SW1 and SW2 closed, ringing switches SW3 and SW4 open, and test switches SW5 and SW6 closed.
- Ringing Test. Break switches SW1 and SW2 open, ringing switches SW3 and SW4 closed, and test switches SW5 and SW6 closed.
- All-off. Break switches SW1 and SW2 open, ringing switches SW3 and SW4 open, and test switches SW5 and SW6 open.

The CPC7592 offers break-before-make and make-before-break switching from the ringing state to the talk state with simple TTL level logic input control. Solid-state switch construction means no impulse noise is generated when switching during ring cadence or ring trip, eliminating the need for external zero-cross switching circuitry. State control is via TTL logic-level input so no additional driver circuitry is required. The linear break switches SW1 and SW2 have exceptionally low  $R_{\mbox{\scriptsize ON}}$  and excellent matching characteristics. The ringing switch, SW4, has a minimum open contact breakdown voltage of 465 V at +25°C sufficiently high with proper protection to prevent breakdown in the presence of a transient fault condition (i.e., passing the transient on to the ringing generator).

Integrated into the CPC7592 is an over-voltage clamping circuit, active current limiting, and a thermal shutdown mechanism to provide protection for the SLIC during a fault condition. Positive and negative lightning surge currents are reduced by the current limiting circuitry and hazardous potentials are diverted away from the SLIC via the protection diode bridge or the optional integrated protection SCR. Power-cross potentials are also reduced by the current limiting and thermal shutdown circuits.

To protect the CPC7592 from an over-voltage fault condition, use of a secondary protector is required. The secondary protector must limit the voltage seen at the tip and ring terminals to a level below the maximum breakdown voltage of the switches. To minimize the stress on the solid-state contacts, use of a foldback or crowbar type secondary protector is highly recommended. With proper selection of the secondary protector, a line card using the CPC7592 will meet all relevant ITU, LSSGR, TIA/EIA and IEC protection requirements.

The CPC7592 operates from a single +5 V supply. This gives the device extremely low power consumption in any state with virtually any range of battery voltage. The battery voltage used by the CPC7592 has a two fold function. It is used as a reference and as a current source for the internal integrated protection circuitry under surge conditions. Second, it is used as a reference. In the event of battery voltage loss, the CPC7592 enters the all-off state.

# 2.2 Under Voltage Switch Lock Out Circuitry

# 2.2.1 Introduction

Smart logic in the CPC7592 now provides for switch state control during both power up and power loss transitions. An internal detector is used to evaluate the  $V_{DD}$  supply to determine when to de-assert the under voltage switch lock out circuitry with a rising  $V_{DD}$  and when to assert the under voltage switch lock out circuitry with a falling  $V_{DD}$ . Any time unsatisfactory low  $V_{DD}$  conditions exist the lock out circuit overrides user switch control by blocking the information at the external input pins and conditioning internal switch commands to the all off state. Upon restoration of  $V_{DD}$  the switches will remain in the all-off state until the LATCH input is pulled low.

# **CPC7592**



The rising  $V_{DD}$  lock out release threshold is internally set to ensure all internal logic is properly biased and functional before accepting external switch commands from the inputs to control the switch states. For a falling  $V_{DD}$  event, the lock out threshold is set to assure proper logic and switch behavior up to the moment the switches are forced off and external inputs are suppressed.

To facilitate hot plug insertion and power up control the LATCH pin has an integrated weak pull up resistor to the  $V_{DD}$  power rail that will hold a non-driven LATCH pin at a logic high state. This enables board designers to use the CPC7592 with FPGAs and other devices that provide high impedance outputs during power up and configuration. The weak pull up allows a fan out of up to 32 when the system's LATCH control driver has a logic low minimum sink capability of 4mA.

# 2.2.2 Hot Plug and Power Up Circuit Design Considerations

There are six possible start up scenarios that can occur during power up. They are:

- 1. All inputs defined at power up & LATCH = 0
- 2. All inputs defined at power up & LATCH = 1
- 3. All inputs defined at power up & LATCH = Z
- 4. All inputs not defined at power up & LATCH = 0
- 5. All inputs not defined at power up & LATCH = 1
- 6. All inputs not defined at power up & LATCH = Z

Under all of the start up situations listed above the CPC7592 will hold all of it's switches in the all-off state during power up. When  $V_{DD}$  requirements have been satisfied the LCAS will complete it's start up procedure in one of three conditions.

For start up scenario 1 the CPC7592 will transition from the all off state to the state defined by the inputs when  $V_{\rm DD}$  is valid.

For start up scenarios 2, 3, 5, and 6 the CPC7592 will power up in the all-off state and remain there until the LATCH pin is pulled low. This allows for an indefinite all off state for boards inserted into a powered system but are not configured for service or boards that need to wait for other devices to be configured first.

Start up scenario 4 will start up with all switches in the all-off state but upon the acceptance of a valid  $V_{DD}$  the LCAS will revert to one of the legitimate states listed in the truth tables and there after may randomly change states based on input pin leakage currents and loading. Because the LCAS state after power up can not be predicted with this start up condition it should never be utilized.

On designs that do not wish to individually control the LATCH pins of multi-port cards it is possible to bus many (or all) of the LATCH pins together to create a single board level input enable control.

#### 2.3 Switch Logic

#### 2.3.1 Start-up

The CPC7592 uses smart logic to monitor the  $V_{DD}$  supply. Any time the  $V_{DD}$  is below an internally set threshold, the smart logic places the control logic to the all-off state. An internal pullup at the LATCH pin locks the CPC7592 in the all-off state following start-up until the LATCH pin is pulled down to a logic low. Prior to the assertion of a logic low at the LATCH pin, the switch control inputs must be properly conditioned.

#### 2.3.2 Switch Timing

The CPC7592 provides, when switching from the ringing state to the talk state, the ability to control the release timing of the ringing switches SW3 and SW4 relative to the state of the switches SW1 and SW2 using simple TTL logic-level inputs. The two available techniques are referred to as make-before-break and break-before-make operation. When the break switch contacts of SW1 and SW2 are closed (made) before the ringing switch contacts of SW3 and SW4 are opened (broken), this is referred to as make-before-break operation. Break-before-make operation occurs when the ringing contacts of SW3 and SW4 are opened (broken) before the switch contacts of SW1 and SW2 are closed (made). With the CPC7592, make-before-break and break-before-make operations can easily be accomplished by applying the proper sequence of logic-level inputs to the device.

The logic sequences for either mode of operation are provided in "Make-Before-Break Ringing to Talk Transition Logic Sequence for All Versions" on page 13, "Break-Before-Make Ringing to Talk Transition Logic Sequence CPC7592xA/B" on page 13, and "Break-Before-Make Ringing to Talk



Transition Logic Sequence for all Versions" on page 14. Logic states and input control settings are provided in "CPC7592xA and CPC7592xB Truth Table" on page 10 and "CPC7592xC Truth Table" on page 10.

2.3.3 Make-Before-Break Operation - All Versions

To use make-before-break operation, change the logic inputs from the ringing state directly to the talk state. Application of the talk state opens the ringing return switch, SW3, as the break switches SW1 and SW2 close. The ringing switch, SW4, remains closed until the next zero-crossing of the ringing current. While in the make-before-break state, ringing potentials in excess of the CPC7592 protection circuitry thresholds will be diverted away from the SLIC.

Make-Before-Break Ringing to Talk Transition Logic Sequence for All Versions

| State                     | IN <sub>RINGING</sub> | IN <sub>TEST</sub> | LATCH | T <sub>SD</sub> | Timing                                                                                                                                                                                                                                     | Break<br>Switches | Ringing<br>Return<br>Switch<br>(SW3) | Ringing<br>Switch<br>(SW4) | Test<br>Switches |
|---------------------------|-----------------------|--------------------|-------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------|----------------------------|------------------|
| Ringing                   | 1                     | 0                  |       |                 | -                                                                                                                                                                                                                                          | Off               | On                                   | On                         | Off              |
| Make-<br>before-<br>break | 0                     | 0                  | 0     | Z               | SW4 waiting for next zero-current crossing to turn off. Maximum time is one-half of the ringing cycle. In this transition state current limited by the dc break switch current limit value will be sourced from the ring node of the SLIC. | On                | Off                                  | On                         | Off              |
| Talk                      | 0                     | 0                  |       |                 | Zero-cross current has occurred                                                                                                                                                                                                            | On                | Off                                  | Off                        | Off              |

2.3.4 Break-Before-Make Operation - CPC7592xA/B Break-before-make operation of the CPC7592xA/B can be achieved using two different techniques.

The first method uses manipulation of the  $IN_{RINGING}$  and  $IN_{TEST}$  logic inputs as shown in "Break-Before-Make Ringing to Talk Transition Logic Sequence CPC7592xA/B" on page 13.

 At the end of the ringing state apply the all off state (1,1). This releases the ringing return switch (SW3) while the ringing switch (SW4) remains on, waiting for the next zero current event.

- Hold the all off state for at least one-half of a ringing cycle to assure that a zero crossing event occurs and that SW4, the ringing switch, has opened.
- 3. Apply inputs for the next desired state. For the talk state, the inputs would be (0,0).

Break-before-make operation occurs when the ringing switches open before the break switches SW1 and SW2 close.

Break-Before-Make Ringing to Talk Transition Logic Sequence CPC7592xA/B

| State                     | IN <sub>RINGING</sub> | IN <sub>TEST</sub> | LATCH | T <sub>SD</sub> | Timing                                                                                                | Break<br>Switches | Ringing<br>Return<br>Switch<br>(SW3) | Ringing<br>Switch<br>(SW4) | Test<br>Switches |
|---------------------------|-----------------------|--------------------|-------|-----------------|-------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------|----------------------------|------------------|
| Ringing                   | 1                     | 0                  | 0 Z   | Z               | -                                                                                                     | Off               | On                                   | On                         | Off              |
| All-Off                   | 1                     | 1                  |       |                 | Hold this state for at least one-half of the ringing cycle. SW4 waiting for zero current to turn off. | Off               | Off                                  | On                         | Off              |
| Break-<br>Before-<br>Make | 1                     | 1                  |       |                 | Zero current has occurred.<br>SW4 has opened                                                          | Off               | Off                                  | Off                        | Off              |
| Talk                      | 0                     | 0                  |       |                 | Break switches close.                                                                                 | On                | Off                                  | Off                        | Off              |



2.3.5 Break-Before-Make Operation - All Versions

The second break-before-make method for the CPC7592xA/B is also the only method available for the CPC7592xC. As shown in "CPC7592xA and CPC7592xB Truth Table" on page 10 and "CPC7592xC Truth Table" on page 10, the bi-directional T<sub>SD</sub> interface disables all of the CPC7592 switches when pulled to a logic low. Although logically disabled, an active (closed) ringing switch (SW4) will remain closed until the next zero crossing current event.

As shown in the table "Break-Before-Make Ringing to Talk Transition Logic Sequence for all Versions" on page 14, this operation is similar to the one shown in "Break-Before-Make Operation - All Versions" on page 14, except in the method used to select the all off state, and in when the  $\rm IN_{RINGING}$  and  $\rm IN_{TEST}$  inputs are reconfigured for the talk state.

Pull T<sub>SD</sub> to a logic low to end the ringing state.
This opens the ringing return switch (SW3) and

- prevents any other switches from closing.
- Keep T<sub>SD</sub> low for at least one-half the duration of the ringing cycle period to allow sufficient time for a zero crossing current event to occur and for the circuit to enter the break-before-make state.
- During the T<sub>SD</sub> low period, set the IN<sub>RINGING</sub> and IN<sub>TEST</sub> inputs to the talk state (0, 0).
- Release T<sub>SD</sub>, allowing the internal pull-up to activate the break switches.

When using  $T_{SD}$  as an input, the two recommended states are "0" which overrides the logic input pins and forces an all off state and "Z" which allows normal switch control via the logic input pins. This requires the use of an open-collector or open-drain type buffer.

Forcing  $T_{SD}$  to a logic high disables the thermal shutdown circuit and is therefore not recommended as this could lead to device damage or destruction in the presence of excessive tip or ring potentials.

| State                     | IN <sub>RINGING</sub> | IN <sub>TEST</sub> | LATCH | T <sub>SD</sub> | Timing               | Break<br>Switches | Ringing<br>Return<br>Switch<br>(SW3) | Ringing<br>Switch<br>(SW4) | Test<br>Switches                                                                                      |     |     |    |     |
|---------------------------|-----------------------|--------------------|-------|-----------------|----------------------|-------------------|--------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|----|-----|
| Ringing                   | 1                     | 0                  | 0     | Z               | -                    | Off               | On                                   | On                         | Off                                                                                                   |     |     |    |     |
| All-Off                   | 1                     | 0                  |       | V               | V                    | V                 | X                                    | V 0                        | Hold this state for at least one-half of the ringing cycle. SW4 waiting for zero current to turn off. | Off | Off | On | Off |
| Break-<br>Before-<br>Make | 0                     | 0                  | ^     | 0               | SW4 has opened       | Off               | Off                                  | Off                        | Off                                                                                                   |     |     |    |     |
| Talk                      | 0                     | Λ                  | Λ     | 7               | Close Break Switches | On                | Off                                  | Off                        | Off                                                                                                   |     |     |    |     |

Break-Before-Make Ringing to Talk Transition Logic Sequence for all Versions

#### 2.4 Data Latch

The CPC7592 has an integrated transparent data latch. The latch enable operation is controlled by TTL logic input levels at the LATCH pin. Data input to the latch is via the input pins IN<sub>RINGING</sub> and IN<sub>TEST</sub> while the output of the data latch are internal nodes used for state control. When the LATCH enable control pin is at a logic 0 the data latch is transparent and the input control signals flow directly through the data latch to the state control circuitry. A change in input will be reflected by a change in the switch state.

Whenever the LATCH enable control pin is at logic 1, the data latch is active and data is locked. Subsequent changes to the input controls  $\rm IN_{RINGING}$  and  $\rm IN_{TEST}$  will not result in a change to the control logic or affect the existing switch state.

The switches will remain in the state they were in when the LATCH changes from logic 0 to logic 1 and will not respond to changes in input as long as the LATCH is at logic 1. However, neither the  $T_{SD}$  input nor the  $T_{SD}$  output control functions are affected by the latch function. Since internal thermal shutdown



control and external "All-off" control is not affected by the state of the LATCH enable input,  $T_{\text{SD}}$  will override state control.

# 2.5 T<sub>SD</sub> Pin Description

The  $T_{SD}$  pin is a bi-directional I/O structure with an internal pull-up current source with a nominal value of 16  $\mu$ A biased from  $V_{DD}$ . As an output, this pin indicates the status of the thermal shutdown circuitry. Typically, during normal operation, this pin will be pulled up to  $V_{DD}$  but under fault conditions that create excess thermal loading the CPC7592 will enter thermal shutdown and a logic low will be output.

As an input, the  $T_{SD}$  pin is utilized to place the CPC7592 into the "All-Off" state by simply pulling the input low. For applications using low-voltage logic devices (lower than  $V_{DD}$ ), Clare recommends the use of an open-collector or an open-drain type output to control  $T_{SD}$ . This avoids sinking the  $T_{SD}$  pull up bias current to ground during normal operation when the all-off state is not required. In general, Clare recommends all applications use an open-collector or open-drain type device to drive this pin.

Setting  $T_{SD}$  to a logic 1 or tying this pin to  $V_{CC}$  allows switch control using the logic inputs. This setting, however, also disables the thermal shutdown circuit and is therefore not recommended. As a result the  $T_{SD}$  pin has two recommended operating states when it is used as an input control. A logic 0, which forces the device to the all-off state and a high impedance (Z) state for normal operation. This requires the use of an open-collector or open-drain type buffer.

#### 2.6 Ringing Switch Zero-Cross Current Turn Off

After the application of a logic input to turn SW4 off, the ringing switch is designed to delay the change in state until the next zero-crossing. Once on, the switch requires a zero-current cross to turn off, and therefore should not be used to switch a pure DC signal. The switch will remain in the on state no matter the logic input until the next zero crossing. These switching characteristics will reduce and possibly eliminate overall system impulse noise normally associated with ringing switches. See Clare's application note AN-144, Impulse Noise Benefits of Line Card Access Switches for more information. The attributes of ringing switch SW4 may make it possible to eliminate the need for a zero-cross switching scheme. A minimum impedance of 300  $\Omega$  in series with the ringing generator is recommended.

#### 2.7 Power Supplies

Both a +5 V supply and battery voltage are connected to the CPC7592. Switch state control is powered exclusively by the +5 V supply. As a result, the CPC7592 exhibits extremely low power consumption during active and idle states.

Although battery power is not used for switch control, it is required to supply trigger current for the integrated internal protection circuitry SCR during fault conditions. This integrated SCR is designed to activate whenever the voltage at  $T_{BAT}$  or  $R_{BAT}$  drops 2 to 4 V below the applied voltage on the  $V_{BAT}$  pin. Because the battery supply at this pin is required to source trigger current during negative overvoltage fault conditions at tip and ring, it is important that the net supplying this current be a low impedance path for high speed transients such as lightning. This will permit trigger currents to flow enabling the SCR to activate and thereby prevent a fault induced negative overvoltage event at the  $T_{BAT}$  or  $R_{BAT}$  nodes.

# 2.8 Battery Voltage Monitor

The CPC7592 also uses the  $V_{BAT}$  voltage to monitor battery voltage. If system battery voltage is lost, the CPC7592 immediately enters the all-off state. It remains in this state until the battery voltage is restored. The device also enters the all-off state if the battery voltage rises more positive than about -10~V with respect to ground and remains in the all-off state until the battery voltage drops below approximately -15~V with respect to ground. This battery monitor feature draws a small current from the battery (less than 1  $\mu$ A typical) and will add slightly to the device's overall power dissipation.

This monitor function performs properly if the CPC7592 and SLIC share a common battery supply origin. Otherwise, if battery is lost to the CPC7592 but not to the SLIC, then the  $V_{BAT}$  pin will be internally biased by the potential applied at the  $T_{BAT}$  or  $R_{BAT}$  pins via the internal protection circuitry SCR trigger current path.

#### 2.9 Protection

#### 2.9.1 Diode Bridge/SCR

The CPC7592 uses a combination of current limited break switches, a diode bridge/SCR clamping circuit, and a thermal shutdown mechanism to protect the SLIC device or other associated circuitry from damage during line transient events such as lightning. During a positive transient condition, the fault current is

# **CPC7592**



conducted through the diode bridge to ground via  $F_{GND}$ . Voltage is clamped to a diode drop above ground. During a negative transient of 2 to 4 V more negative than the voltage source at  $V_{BAT}$ , the SCR conducts and faults are shunted to  $F_{GND}$  via the SCR or the diode bridge.

In order for the SCR to crowbar (or foldback), the SCR's on-voltage (see "Protection Circuitry Electrical Specifications" on page 9) must be less than the applied voltage at the  $V_{BAT}$  pin. If the  $V_{BAT}$  voltage is less negative than the SCR on-voltage or if the  $V_{BAT}$  supply is unable to source the trigger current, the SCR will not crowbar.

For power induction or power-cross fault conditions, the positive cycle of the transient is clamped to a diode drop above ground and the fault current directed to ground. The negative cycle of the transient will cause the SCR to conduct when the voltage exceeds the  $V_{BAT}$  reference voltage by two to four volts, steering the fault current to ground.

Note: The CPC7592xB does not contain the protection SCR but instead uses diodes to clamp both polarities of a transient fault. These diodes direct the negative potential's fault current to the  $V_{BAT}$  pin.

#### 2.9.2 Current Limiting function

If a lightning strike transient occurs when the device is in the talk state, the current is passed along the line to the integrated protection circuitry and restricted by the dynamic current limit response of the active switches. During the talk state, when a 1000V 10x1000  $\mu s$  lightning pulse (GR-1089-CORE) is applied to the line though a properly clamped external protector, the current seen at  $T_{LINE}$  and  $R_{LINE}$  will be a pulse with a typical magnitude of 2.5 A and a duration less than 0.5  $\mu s$ .

If a power-cross fault occurs with the device in the talk state, the current is passed though break switches SW1 and SW2 on to the integrated protection circuit but is limited by the dynamic DC current limit response of the two break switches. The DC current limit specified over temperature is between 80 mA and 425 mA and the circuitry has a negative temperature coefficient. As a result, if the device is subjected to extended heating due to a power cross fault condition, the measured current at T<sub>LINE</sub> and R<sub>LINE</sub> will decrease as the device temperature increases. If the device

temperature rises sufficiently, the temperature shutdown mechanism will activate and the device will enter the all-off state.

#### 2.10 Thermal Shutdown

The thermal shutdown mechanism activates when the device die temperature reaches a minimum of 110° C, placing the device in the all-off state regardless of logic input. During thermal shutdown events the  $T_{SD}$  pin will output a logic low with a nominal 0 V level. A logic high is output from the  $T_{SD}$  pin during normal operation with a typical output level equal to  $V_{DD}$ .

If presented with a short duration transient such as a lightning event, the thermal shutdown feature will typically not activate. But in an extended power-cross event, the device temperature will rise and the thermal shutdown mechanism will activate forcing the switches to the all-off state. At this point the current measured into T<sub>LINE</sub> or R<sub>LINE</sub> will drop to zero. Once the device enters thermal shutdown it will remain in the all-off state until the temperature of the device drops below the de-activation level of the thermal shutdown circuit. This permits the device to autonomously return to normal operation. If the transient has not passed, current will again flow up to the value allowed by the dynamic DC current limiting of the switches and heating will resume, reactivating the thermal shutdown mechanism. This cycle of entering and exiting the thermal shutdown mode will continue as long as the fault condition persists. If the magnitude of the fault condition is great enough, the external secondary protector will activate shunting the fault current to around.

#### 2.11 External Protection Elements

The CPC7592 requires only over voltage secondary protection on the loop side of the device. The integrated protection feature described above negates the need for additional external protection on the SLIC side. The secondary protector must limit voltage transients to levels that do not exceed the breakdown voltage or input-output isolation barrier of the CPC7592. A foldback or crowbar type protector is recommended to minimize stresses on the CPC7592.

Consult Clare's application note, AN-100, "Designing Surge and Power Fault Protection Circuits for Solid State Subscriber Line Interfaces" for equations related to the specifications of external secondary protectors, fused resistors and PTCs.



# 3. Manufacturing Information

## 3.1 Mechanical Dimensions

## 3.1.1 16-Pin SOIC





# 3.1.2 16-Pin DFN



# 3.2 Printed-Circuit Board Layout

## 3.2.1 16-Pin SOIC



### 3.2.2 16-Pin DFN



NOTE: As the metallic pad on the bottom of the DFN package is connected to the substrate of the die, Clare recommends that no printed circuit board traces or vias be placed under this area to maintain minimum creepage and clearance values.



# 3.3 Tape and Reel Packaging

# 3.3.1 16-Pin SOIC



NOTE: Tape dimensions not shown comply with JEDEC Standard EIA-481-2

#### 3.3.2 16-Pin DFN

Embossment

Embossment



NOTE: Tape dimensions not shown comply with JEDEC Standard EIA-481-2

## **CPC7592**



## 3.4 Soldering

#### 3.4.1 Moisture Reflow Sensitivity

Clare has characterized the moisture reflow sensitivity for this product using IPC/JEDEC standard J-STD-020. Moisture uptake from atmospheric humidity occurs by diffusion. During the solder reflow process, in which the component is attached to the PCB, the whole body of the component is exposed to high process temperatures. The combination of moisture uptake and high reflow soldering temperatures may lead to moisture induced delamination and cracking of the component. To prevent this, this component must be handled in accordance with IPC/JEDEC standard J-STD-033 per the labeled moisture sensitivity level (MSL), level 1 for the SOIC package, and level 3 for the DFN package.

#### 3.4.2 Reflow Profile

For proper assembly, this component must be processed in accordance with the current revision of IPC/JEDEC standard J-STD-020. Failure to follow the recommended guidelines may cause permanent damage to the device resulting in impaired performance and/or a reduced lifetime expectancy.

## 3.5 Washing

Clare does not recommend ultrasonic cleaning of this part.







## For additional information please visit www.clare.com

Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses or indemnity are expressed or implied. Except as set forth in Clare's Standard Terms and Conditions of Sale, Clare, Inc. assumes no liability whatsoever, and disclaims any express or implied warranty relating to its products, including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized, or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. Clare, Inc. reserves the right to discontinue or make changes to its products at any time without notice.

Specifications: DS-CPC7592 - R02 © Copyright 2008, Clare, Inc. All rights reserved. Printed in USA. 11/19/08