



### **General Description**

The MAX6397/MAX6398 are small, high-voltage overvoltage protection circuits. These devices disconnect the output load or limit the output voltage during an input overvoltage condition. These devices are ideal for applications that must survive high-voltage transients such as those found in automotive and industrial applications.

The MAX6397/MAX6398 monitor the input or output voltages and control an external n-channel MOSFET to isolate or limit the load from overvoltage transient energy. When the monitored input voltage is below the useradjustable overvoltage threshold, the external n-channel MOSFET is turned on by the GATE output. In this mode, the internal charge pump fully enhances the n-channel MOSFET with a 10V gate-to-source voltage.

When the input voltage exceeds the overvoltage threshold, the protection can disconnect the load from the input by quickly forcing the GATE output low. In some applications, disconnecting the output from the load is not desirable. In these cases, the protection circuit can be configured to act as a voltage limiter where the GATE output sawtooths to limit the voltage to the load.

The MAX6397 also offers an always-on linear regulator that is capable of delivering up to 100mA of output current. This high-voltage linear regulator consumes only 37uA of quiescent current.

The regulator is offered with output options of 5V, 3.3V, 2.5V, or 1.8V. An open-drain, power-good output (POK) asserts when the regulator output falls below 92.5% or 87.5% of its nominal voltage.

The MAX6397/MAX6398 include internal thermal-shutdown protection, disabling the external MOSFET and linear regulator if the chip reaches overtemperature conditions. The devices operate over a wide 5.5V to 72V supply voltage range, are available in small TDFN packages, and are fully specified from -40°C to +125°C.

### **Applications**

Automotive

Industrial

FireWire®

Notebook Computers

Wall Cube Power Devices

FireWire is a registered trademark of Apple Computer, Inc.

#### **Features**

- ♦ 5.5V to 72V Wide Supply Voltage Range
- ♦ Overvoltage Protection Controllers Allow User to Size External n-Channel MOSFETs
- ♦ Internal Charge-Pump Circuit Ensures MOSFET Gate-to-Source Enhancement for Low RDS(ON) **Performance**
- ♦ Disconnect or Limit Output from Input During **Overvoltage Conditions**
- ♦ Adjustable Overvoltage Threshold
- ♦ Thermal-Shutdown Protection
- ♦ Always-On, Low-Current (37μA) Linear Regulator Sources Up to 100mA (MAX6397)
- ♦ Fully Specified from -40°C to +125°C (T<sub>J</sub>)
- ♦ Small, Thermally Enhanced 3mm x 3mm TDFN **Package**

### **Ordering Information**

| PART                   | TEMP RANGE      | PIN-PACKAGE | PKG<br>CODE |  |
|------------------------|-----------------|-------------|-------------|--|
| <b>MAX6397_</b> ATA-T* | -40°C to +125°C | 8 TDFN-EP** | T833-2      |  |
| MAX6398ATT-T*          | -40°C to +125°C | 6 TDFN-EP** | T633-2      |  |

<sup>\*</sup>Replace "-T" with "+T" for lead-free packages.

The MAX6397 linear regulator is offered in four output voltage options and a choice of a 92.5% or 87.5% POK threshold assertions. See the Selector Guide.

Selector Guide and Typical Operating Circuit appear at end of data sheet.

## **Pin Configurations**



MIXIM

Maxim Integrated Products 1

<sup>\*\*</sup>EP = Exposed pad.

#### **ABSOLUTE MAXIMUM RATINGS**

| (All pins referenced to GND, unles | s otherwise noted.) | Continuous Power Dissipation ( $T_A = +70$ | O°C)           |
|------------------------------------|---------------------|--------------------------------------------|----------------|
| IN, GATE, OUT                      | 0.3V to +80V        | 6-Pin TDFN (derate 18.2mW/°C above         | e +70°C)1455mW |
| SHDN                               | 0.3V to (IN + 0.3V) | 8-Pin TDFN (derate 18.2mW/°C above         | e +70°C)1455mW |
| GATE to OUT                        | 0.3 to +20V         | Operating Temperature Range (TA)           | 40°C to +125°C |
| SET, REG, POK                      | 0.3V to +12V        | Junction Temperature                       | +150°C         |
| Maximum Current:                   |                     | Storage Temperature Range                  | 65°C to +150°C |
| IN, REG                            | 350mA               | Lead Temperature                           | +300°C         |
| All Remaining Pins                 | 50mA                | ·                                          |                |
|                                    |                     |                                            |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = 14V; C_{GATE} = 6000pF, C_{REG} = 4.7\mu F, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = T_J = +25^{\circ}C$ .) (Note 1)

| PARAMETER                             | SYMBOL            | CC                                                     | ONDITIONS                                  | MIN                       | TYP                        | MAX                    | UNITS |  |
|---------------------------------------|-------------------|--------------------------------------------------------|--------------------------------------------|---------------------------|----------------------------|------------------------|-------|--|
| Supply Voltage Range                  | V <sub>IN</sub>   |                                                        |                                            | 5.5                       |                            | 72                     | V     |  |
|                                       |                   | $\overline{SHDN}$ = high, no                           | load (MAX6397)                             |                           | 118                        | 140                    |       |  |
| land the Council of Council           |                   | SHDN = high, (MA                                       | AX6398)                                    |                           | 104                        | 130                    |       |  |
| Input Supply Current                  |                   | SHDN = low, no lo                                      | oad (MAX6397)                              |                           | 37                         | 45                     | μΑ    |  |
|                                       |                   | SHDN = low, (MA                                        | X6398)                                     |                           | 11                         | 20                     |       |  |
| IN Undervoltage Lockout               |                   | V <sub>IN</sub> rising, enables                        | s GATE                                     | 4.66                      | 5                          | 5.50                   | V     |  |
| IN Undervoltage Lockout<br>Hysteresis |                   | V <sub>IN</sub> falling, disable                       | es GATE                                    |                           | 175                        |                        | mV    |  |
| SET Threshold Voltage                 | VTH               | With respect to GI                                     | ND                                         | 1.181                     | 1.215                      | 1.248                  | V     |  |
| SET Threshold Hysteresis              | VHYST             |                                                        |                                            |                           | 4                          |                        | %     |  |
| SET Input Current                     | ISET              |                                                        |                                            | -50                       |                            | +50                    | nA    |  |
| Startup Response Time                 | tstart .          | SHDN rising (Note                                      | e 2)                                       |                           | 100                        |                        | μs    |  |
| GATE Rise Time                        |                   | GATE rising from CGATE = 6000pF,                       | GND to V <sub>OUT</sub> + 8V,<br>OUT = GND |                           | 1                          |                        | ms    |  |
| SET to GATE Propagation Delay         | tov               | SET rising from V <sub>1</sub><br>100mV                | гн - 100mV to Vтн +                        |                           |                            | 0.75                   | μs    |  |
| CATE Outside High Valle as            | \/ -              | $V_{OUT} = V_{IN} = 6V,$                               | R <sub>GATE</sub> to IN = $1M\Omega$       | V <sub>IN</sub> + 3.8V    | V <sub>IN</sub> + 4.2V     | V <sub>IN</sub> + 4.6V | V     |  |
| GATE Output High Voltage              | Voн               | V <sub>OUT</sub> = V <sub>IN</sub> ; V <sub>IN</sub> ≥ | V <sub>IN</sub> +<br>8.5V                  | V <sub>IN</sub> +<br>9.2V | V <sub>IN</sub> +<br>11.5V | V                      |       |  |
| GATE Output Low Voltage               | V <sub>OL</sub>   | GATE sinking 20n                                       | nA, V <sub>OUT</sub> = GND                 |                           |                            | 0.38                   | V     |  |
| GATE Charge-Pump Current              | IGATE             | GATE = GND                                             |                                            |                           | 75                         |                        | μΑ    |  |
| GATE to OUT Clamp Voltage             | V <sub>CLMP</sub> |                                                        |                                            | 13                        |                            | 18                     | V     |  |
| SHDN Logic-High Input Voltage         | VIH               |                                                        |                                            | 1.4                       |                            |                        |       |  |
| SHDN Logic-Low Input Voltage          | $V_{IL}$          |                                                        |                                            |                           |                            | 0.4                    |       |  |
| SHDN Input Pulldown Current           |                   | VSHDN = 2V, SHDN is internally pulled down to GND      |                                            |                           | 1                          |                        | μΑ    |  |
| Thermal Shutdown                      |                   | (Note 3)                                               |                                            |                           | +150                       |                        | °C    |  |
| Thermal Shutdown Hysteresis           |                   |                                                        |                                            |                           | 20                         |                        | °C    |  |
| REGULATOR (MAX6397)                   |                   |                                                        |                                            |                           |                            |                        |       |  |
| Ground Current                        | lond              | SHDN = GND                                             | I <sub>REG</sub> = 1mA                     |                           | 40                         | 48                     |       |  |
| Ground Current                        | IGND              | GINDIN = GIND                                          | I <sub>REG</sub> = 100mA                   |                           | 60                         |                        | μΑ    |  |

N/IXI/N

### **ELECTRICAL CHARACTERISTICS (continued)**

(VIN = 14V; CGATE = 6000pF, CREG = 4.7µF, TA = TJ = -40°C to +125°C, unless otherwise noted. Typical values are at TA = TJ = +25°C.) (Note 1)

| PARAMETER                                   | SYMBOL            | С                                                               | ONDITIONS                                         | MIN       | TYP   | MAX    | UNITS            |  |
|---------------------------------------------|-------------------|-----------------------------------------------------------------|---------------------------------------------------|-----------|-------|--------|------------------|--|
|                                             |                   | MAX6397L/M                                                      | I <sub>REG</sub> = 1mA                            | 4.925     | 5     | 5.120  |                  |  |
|                                             |                   | IVIAA6397 L/IVI                                                 | 1mA < I <sub>REG</sub> < 100mA                    | 4.85      |       | 5.15   | 1                |  |
|                                             |                   | MAX6397S/T                                                      | I <sub>REG</sub> = 1mA                            | 3.243 3.3 | 3.360 | V      |                  |  |
| REG Output Voltage                          |                   |                                                                 | 1mA < IREG < 100mA                                | 3.201     |       | 3. 360 | 1 V              |  |
| (V <sub>IN</sub> ≥ V <sub>REG</sub> + 1.8V) | V <sub>REG</sub>  | MANCOOTY/7                                                      | I <sub>REG</sub> = 1mA                            | 2.456     | 2.5   | 2.542  |                  |  |
|                                             |                   | MAX6397Y/Z                                                      | 1mA < I <sub>REG</sub> < 100mA                    | 2.41      |       | 2.55   | 1                |  |
|                                             |                   | MAX6397V/W                                                      | I <sub>REG</sub> = 1mA                            | 1.760     | 1.8   | 1.837  |                  |  |
|                                             |                   | IVIAA6397 V/VV                                                  | 1mA < I <sub>REG</sub> < 100mA                    | 1.715     |       | 1.837  | mV/V             |  |
| Draw out Voltogo (Note 4)                   | A)/D0             | 5.5V ≤ VIN ≤ 72V                                                | , I <sub>REG</sub> = 1mA, V <sub>REG</sub> = 5V   |           |       | 0.12   | TTIV/V           |  |
| Dropout Voltage (Note 4)                    | ΔVDO              | 5.5V ≤ VIN ≤ 72V                                                | , I <sub>REG</sub> = 100mA, V <sub>REG</sub> = 5V |           |       | 1.2    |                  |  |
| Current Limit                               |                   | VIN = 14V                                                       |                                                   | 150       |       | 300    | mA               |  |
| Overvoltage-Protection Threshold            | Vove              |                                                                 |                                                   |           | 105   |        | % of             |  |
| Overvoitage-i Totection Threshold           | VOVP              |                                                                 |                                                   |           | 100   |        | V <sub>REG</sub> |  |
| Overvoltage-Protection Sink Current         | lovp              | V <sub>REG</sub> = 1.1 x V <sub>RE</sub>                        | EG (nominal)                                      |           | 15    |        | mA               |  |
|                                             | Δ VREG /<br>ΔVREG | $6.5V \le VIN \le 72V$ , $I_{REG} = 10mA$ , $V_{REG} = 5V$      |                                                   |           |       | 0.22   |                  |  |
| Line Regulation (Note 5)                    |                   | 5.5V ≤ VIN ≤ 72V, I <sub>REG</sub> = 1mA, V <sub>REG</sub> = 5V |                                                   |           |       | 0.05   | mV/V             |  |
|                                             |                   | 5.5V ≤ VIN ≤ 72V                                                |                                                   | 1.5       |       |        |                  |  |
| Load Regulation                             | ΔVREG /<br>ΔIREG  | 1mA ≤ I <sub>REG</sub> ≤ 10                                     | 0mA, V <sub>REG</sub> = 5V                        |           |       | 0.8    | mV/mA            |  |
| Power-Supply Rejection Ratio                |                   | I <sub>REG</sub> = 10mA, f =                                    | = 100Hz, 0.5V <sub>P-P</sub>                      |           | 55    |        | dB               |  |
| Startup Response Time                       | tstart            | $R_{REG} = 500\Omega$ , $V_{F}$                                 | reg = 5V, C <sub>REG</sub> = 4.7µF                |           | 180   |        | μs               |  |
|                                             |                   | L                                                               |                                                   | 4.500     | 4.67  | 4.780  |                  |  |
|                                             |                   | М                                                               |                                                   | 4.230     | 4.375 | 4.500  | 1                |  |
|                                             |                   | Т                                                               |                                                   | 2.966     | 3.053 | 3.140  |                  |  |
| POK Assertion Threshold                     | .,                | S                                                               | 2.805                                             | 2.892     | 2.970 |        |                  |  |
| (MAX6397 Only)                              | VPOK_TH           | Z                                                               |                                                   | 2.250     | 2.304 | 2.375  | V                |  |
|                                             |                   | Υ                                                               |                                                   | 2.125     | 2.188 | 2.250  |                  |  |
|                                             |                   | W                                                               |                                                   | 1.590     | 1.653 | 1.696  | ]                |  |
|                                             |                   | V                                                               |                                                   | 1.524     | 1.575 | 1.625  | <u> </u>         |  |
| REG to POK Delay                            |                   | V <sub>REG</sub> rising or fal                                  |                                                   | 35        |       | μs     |                  |  |
| POK Leakage Current                         |                   | V <sub>POK</sub> = 5V                                           |                                                   |           | 100   | nA     |                  |  |
| POK Output Low Voltage                      | V <sub>OL</sub>   | V <sub>IN</sub> ≥ 1.5V, I <sub>SINK</sub>                       | = 1.6mA, POK asserted                             |           |       | 0.3    | V                |  |

- **Note 1:** Specifications to -40°C are guaranteed by design and not production tested.
- Note 2: The MAX6397/MAX6398 power up with the external FET in off mode (V<sub>GATE</sub> = GND). The external FET turns on t<sub>START</sub> after the device is powered up and all input conditions are valid.
- Note 3: For accurate overtemperature shutdown performance, place the device in close thermal contact with the external MOSFET.
- **Note 4:** Dropout voltage is defined as  $V_{IN}$   $V_{REG}$  when  $V_{REG}$  is 2% below the value of  $V_{REG}$  for  $V_{IN} = V_{REG}$  (nominal) + 2V.
- Note 5: Operations beyond the thermal dissipation limit may permanently damage the device.

## **Typical Operating Characteristics**

 $(V_{IN} = 14V, C_{REG} = 4.7\mu F, I_{REG} = 0, unless otherwise noted.)$ 



## **Typical Operating Characteristics (continued)**

 $(V_{IN} = 14V, C_{REG} = 4.7 \mu F, I_{REG} = 0, unless otherwise noted.)$ 

















## Typical Operating Characteristics (continued)

 $(V_{IN} = 14V, C_{REG} = 4.7\mu F, I_{REG} = 0, unless otherwise noted.)$ 













### **Pin Description**

| PIN MAX6397 MAX6398                                                 |    | NAME                                                                                                                                                                                                                                                                          | FUNCTION                                                                                                                                                                                                                                                            |  |  |
|---------------------------------------------------------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                     |    | NAME                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                     |  |  |
| 1                                                                   | 1  | IN                                                                                                                                                                                                                                                                            | Supply Voltage Input. Bypass with a minimum 10µF capacitor to GND.                                                                                                                                                                                                  |  |  |
| 2                                                                   | 2  | SHDN                                                                                                                                                                                                                                                                          | Shutdown Input. Drive SHDN low to force GATE low, turning off the external n-channel MOSFET. REG remains active when in shutdown mode. SHDN is internally pulled down to GND with a 1µA source. Connect to IN for normal operation.                                 |  |  |
| 3                                                                   | 3  | SET                                                                                                                                                                                                                                                                           | Overvoltage Threshold Adjustment Input. Connect SET to an external resistor voltage-divider network to OUT (overvoltage limiter) or IN (overvoltage switch) to adjust the desired overvoltage limit threshold. Use SET to monitor a system input or output voltage. |  |  |
| 4                                                                   | _  | POK                                                                                                                                                                                                                                                                           | Open-Drain Output. POK remains low until REG exceeds 92.5% or 87.5% of REG nominal output voltage. Connect to an external pullup resistor.                                                                                                                          |  |  |
| 5                                                                   | 4  | GND                                                                                                                                                                                                                                                                           | Ground                                                                                                                                                                                                                                                              |  |  |
| is a charge pump with a 75µA pullup current to 10V (typ) above IN d |    | Gate-Drive Output. Connect GATE to the gate of an external n-channel MOSFET. GATE is a charge pump with a 75µA pullup current to 10V (typ) above IN during normal operation. GATE is quickly shorted to OUT during an overvoltage condition. GATE pulls low when SHDN is low. |                                                                                                                                                                                                                                                                     |  |  |
| 7                                                                   | 6  | OUT                                                                                                                                                                                                                                                                           | Output-Voltage-Sense Input. Connect to the source of the external n-channel MOSFET.                                                                                                                                                                                 |  |  |
| 8                                                                   | _  | REG                                                                                                                                                                                                                                                                           | Regulator Output. Fixed 5.0V, 3.3V, 2.5V, or 1.8V output. REG sources up to 100mA. Bypass with a minimum 4.7µF capacitor to GND.                                                                                                                                    |  |  |
| EP                                                                  | EP | _                                                                                                                                                                                                                                                                             | Exposed Pad. Connect to ground plane.                                                                                                                                                                                                                               |  |  |

## **Detailed Description**

The MAX6397/MAX6398 are ultra-small, low-current, high-voltage protection circuits for automotive applications that must survive load dump and high-voltage transient conditions. These devices monitor the input/output voltages and control an external n-channel MOSFET to isolate the load or to regulate the output voltage from overvoltage transient energy. The controller allows system designers to size the external MOSFET to their load current and board size.

The MAX6397/MAX6398 drive the MOSFET's gate high when the monitored input voltage is below the adjustable overvoltage threshold. An internal charge-pump circuit provides a 5V to 10V gate-to-source drive (see the *Typical Operating Characteristics*) to ensure low input-to-load voltage drops in normal operating modes. When the input voltage rises above the user-adjusted overvoltage threshold, GATE pulls to OUT, turning off the MOSFET.

The MAX6397/MAX6398 are configurable to operate as overvoltage protection switches or as closed-looped voltage limiters. In overvoltage protection switch mode, the input voltage is monitored. When an overvoltage condition occurs at IN, GATE pulls low, disconnecting the load from the power source, and then slowly enhances upon removal of the overvoltage condition. In overvoltage limit mode, the output voltage is monitored and the MAX6397/MAX6398 regulate the source of the external MOSFET at the adjusted overvoltage threshold, allowing devices within the system to continue operating during an overvoltage condition.

The MAX6397/MAX6398 undervoltage lockout (UVLO) function disables the devices as long as the input remains below the 5V (typ) UVLO turn-on threshold. The MAX6397/MAX6398 have an active-low SHDN input to turn off the external MOSFET, disconnecting the load and reducing power consumption. After power is applied and SHDN is driven above its logic-high voltage, there is a 100µs delay before GATE enhancement commences.



Figure 1. Functional Diagram

The MAX6397 integrates a high-input-voltage, low-quiescent-current linear regulator in addition to an overvoltage protector circuit. The linear regulator remains enabled at all times to power low-current "always-on" applications (independent of the state of the external MOSFET). The regulator is offered with several standard output voltage options (5V, 3.3V, 2.5V, or 1.8V). An open-drain power-good output notifies the system if the regulator output falls to 92.5% or 87.5% of its nominal voltage. The MAX6397's REG output operates independently of the SHDN logic input.

The MAX6397/MAX6398 include internal thermal-shut-down protection, disabling the external MOSFET and linear regulator if the chip reaches overtemperature conditions.

#### **Linear Regulator (MAX6397 Only)**

The MAX6397 is available with 5.0V, 3.3V, 2.5V, and 1.8V factory-set output voltages. Each regulator sources up to 100mA and includes a current limit of 230mA. The linear regulator operates in an always-on condition regardless of the SHDN logic. For fully specified operation, V<sub>IN</sub> must be greater than 6.5V for the MAX6397L/M (5V regulator output). The actual output current may be limited by the operating condition and package power dissipation.

#### **Power-OK Output**

POK is an open-drain output that goes low when REG falls to 92.5% or 87.5% (see the *Selector Guide*) of its nominal output voltage. To obtain a logic-level output, connect a pullup resistor from POK to REG or another system voltage. Use a resistor in the  $100 \text{k}\Omega$  range to minimize current consumption. POK provides a valid logic-output level down to  $V_{\text{IN}} = 1.5 \text{V}$ .

#### **GATE Voltage**

The MAX6397/MAX6398 use a high-efficiency charge pump to generate the GATE voltage. Upon V<sub>IN</sub> exceeding the 5V (typ) UVLO threshold, GATE enhances 10V above IN (for V<sub>IN</sub> ≥14V) with a 75µA pullup current. An overvoltage condition occurs when the voltage at SET pulls above its 1.215V threshold. When the threshold is crossed, GATE falls to OUT within 100ns with a 100mA (typ) pulldown current. The MAX6397/MAX6398 include an internal clamp to OUT that ensures GATE is limited to 18V (max) above OUT to prevent gate-to-source damage to the external FET.

The GATE cycle during overvoltage limit and overvoltage switch modes are quite similar but have distinct characteristics. In overvoltage switch mode (Figure 2a), GATE is enhanced to  $V_{IN}$  + 10V while the monitored IN voltage remains below the overvoltage fault threshold (SET < 1.215V). When an overvoltage fault occurs (SET  $\geq$  1.215V), GATE is pulled one diode below OUT, turning off the external FET and disconnecting the load from the input. GATE remains low (FET off) as long as  $V_{IN}$  is above the overvoltage fault threshold. As  $V_{IN}$  falls back below the overvoltage fault threshold (-5% hysteresis) GATE is again enhanced to  $V_{IN}$  + 10V.

In overvoltage limit mode (Figure 2b), GATE is enhanced to  $V_{IN}$  + 10V. While the monitored OUT voltage remains below the overvoltage fault threshold (SET < 1.215V). When an overvoltage fault occurs (SET  $\geq$  1.215V), GATE is pulled low one diode drop below OUT until OUT drops 5% below the overvoltage fault threshold. GATE is then turned back on until OUT again reaches the overvoltage fault threshold and GATE is again turned off.



Figure 2a. MAX6397/MAX6398 GATE Waveform During Overvoltage Switch Mode



Figure 2b. MAX6397/MAX6398 GATE Waveform During Overvoltage Limit Mode

GATE cycles on-off-on-off-on in a sawtooth waveform until OUT remains below the overvoltage fault threshold and GATE remains constantly on (V<sub>IN</sub> + 10V). The overvoltage limiter's sawtooth GATE output operates the MOSFET in a switched-linear mode while the input voltage remains above the overvoltage fault threshold. The sawtooth frequency depends on the load capacitance, load current, and MOSFET turn-on time (GATE charge current and GATE capacitance).

GATE goes high when the following startup conditions are met:  $V_{IN}$  is above the UVLO threshold,  $\overline{SHDN}$  is high, an overvoltage fault is not present and the device is not in thermal shutdown.



Figure 3. Overvoltage Switch Protection Configuration

#### **Overvoltage Monitoring**

When operating in overvoltage mode, the MAX6397/MAX6398 feedback path (Figure 3) consists of IN, SET's internal comparator, the internal gate charge pump, and the external n-channel MOSFET resulting in a switch-on/off function. When the programmed overvoltage threshold is tripped, the internal fast comparator turns off the external MOSFET, pulling GATE to OUT within toy and disconnecting the power source from the load. When IN decreases below the adjusted overvoltage threshold, the MAX6397/MAX6398 slowly enhance GATE above OUT, reconnecting the load to the power source.

#### **Overvoltage Limiter**

When operating in overvoltage limiter mode, the MAX6397/MAX6398 feedback path (Figure 4) consists of OUT, SET's internal comparator, the internal gate charge pump and the external n-channel MOSFET, which results in the external MOSFET operating as a voltage regulator.

During normal operation, GATE is enhanced 10V above OUT. The external MOSFET source voltage is monitored through a resistor-divider between OUT and SET. When OUT rises above the adjusted overvoltage threshold, an internal comparator sinks the charge-pump current, discharging the external GATE, regulating OUT at the set overvoltage threshold. OUT remains active during the overvoltage transients and the MOSFET continues to conduct during the overvoltage event, operating in switched-linear mode.



Figure 4. Overvoltage Limiter Protection Switch Configuration

As the transient begins decreasing, OUT fall time will depend on the MOSFET's GATE charge, the internal charge-pump current, the output load, and the tank capacitor at OUT.

For fast-rising transients and very large-sized MOSFETs, add an additional external bypass capacitor from GATE to GND to reduce the effect of the fast-rising voltages at IN. The external capacitor acts as a voltage-divider working against the MOSFETs' drain-to-gate capacitance. For a 6000pF  $C_{gd},\,a$  0.1µF capacitor at GATE will reduce the impact of the fast-rising  $V_{IN}$  input.

Caution must be exercised when operating the MAX6397/MAX6398 in voltage-limiting mode for long durations. If the V<sub>IN</sub> is a DC voltage greater than the MOSFET's maximum gate voltage, the FET will dissipate power continuously. To prevent damage to the external MOSFET, proper heatsinking should be implemented.

## Applications Information

#### **Load Dump**

Most automotive applications run off a multicell, 12V lead-acid battery with a nominal voltage that swings between 9V and 16V (depending on load current, charging status, temperature, battery age, etc.). The battery voltage is distributed throughout the automobile and is locally regulated down to voltages required by the different system modules. Load dump occurs when the alternator is charging the battery and the battery becomes disconnected. Power in the alternator (essentially an inductor) flows into the distributed power system and elevates the voltage seen at each module. The voltage spikes have rise times typically greater than 5ms and decays within several hundred milliseconds but can extend out to 1s or more depending on the



Figure 5. Load Dump Voltage Profile

characteristics of the charging system (Figure 5). These transients are capable of destroying semiconductors on the first 'fault event.'

#### **Setting Overvoltage Thresholds**

SET provides an accurate means to set the overvoltage level for the MAX6397/MAX6398. Use a resistor-divider to set the desired overvoltage condition (Figure 6). SET has a rising 1.215V threshold with a 5% falling hysteresis.

Begin by selecting the total end-to-end resistance,  $R_{TOTAL} = R1 + R2$ . Choose  $R_{TOTAL}$  to yield a total current equivalent to a minimum 100 x ISET (SET's input bias current) at the desired overvoltage threshold.

For example:

With an overvoltage threshold set to 20V:

$$RTOTAL < 20V/(100 \times ISET)$$

where ISET is SET's 50nA input bias current.

RTOTAL 
$$< 4M\Omega$$

Use the following formula to calculate R2:

$$R2 = V_{TH} \times \frac{R_{TOTAL}}{V_{OV}}$$

where  $V_{TH}$  is the 1.215V SET rising threshold and  $V_{OV}$  is the overvoltage threshold.

R2 =  $243k\Omega$ , use a  $240k\Omega$  standard resistor.

RTOTAL = R2 + R1, where R1 =  $3.76M\Omega$ .

Use a  $3.79M\Omega$  standard resistor.

A lower value for total resistance dissipates more power but provides slightly better accuracy.



Figure 6. Setting the MAX6397/MAX6398 Overvoltage Threshold



Figure 7. Reverse Battery Protection Using a Diode or p-Channel MOSFET

#### **Reverse-Battery Protection**

Use a diode or p-channel MOSFET to protect the MAX6397/MAX6398 during a reverse-battery insertion (Figures 7a, 7b). Low p-channel MOSFET on-resistance of  $30m\Omega$  or less yields a forward-voltage drop of only a few millivolts (versus hundreds of millivolts for a diode, Figure 7a) thus improving efficiency.

Connecting a positive battery voltage to the drain of Q1 (Figure 7b) produces forward bias in its body diode, which clamps the source voltage one diode drop below

the drain voltage. When the source voltage exceeds Q1's threshold voltage, Q1 turns on. Once the FET is on, the battery is fully connected to the system and can deliver power to the device and the load.

An incorrectly inserted battery reverse-biases the FET's body diode. The gate remains at the ground potential. The FET remains off and disconnects the reversed battery from the system. The zener diode and resistor combination prevent damage to the p-channel MOSFET during an overvoltage condition.



Figure 8. MAX6397/MAX6398 Controlling GATE Inrush Current



Figure 9. Protecting the MAX6397/MAX6398 Input from High-Voltage Transients

#### **REG Capacitor Selection for Stability**

For stable operation over the full temperature range and with load currents up to 100mA, use ceramic capacitor values greater than 4.7µF. Large output capacitors help reduce noise, improve load-transient response, and power-supply rejection at REG. Note that some ceramic dielectrics exhibit large capacitance and ESR variation with temperature. At lower temperatures, it may be necessary to increase capacitance.

Under normal conditions, use a  $10\mu F$  capacitor at IN. Larger input capacitor values and lower ESR provide better supply-noise rejection and line-transient response.

#### Inrush/Slew-Rate Control

Inrush current control can be implemented by placing a capacitor at GATE (Figure 8) to slowly ramp up the GATE, thus limiting the inrush current and controlling GATE's slew rate during initial turn-on. The inrush current can be approximated using the following formula:

$$I_{INRUSH} = \frac{C_{OUT}}{C_{GATE}} \times I_{GATE} + I_{LOAD}$$

where  $I_{GATE}$  is GATE's 75µA sourcing current,  $I_{LOAD}$  is the load current at startup, and  $C_{OUT}$  is the output capacitor.

#### Input Transients Clamping

When the external MOSFET is turned off during an overvoltage occurrence, stray inductance in the power path may cause voltage ringing exceeding the MAX6397/MAX6398 absolute maximum input (IN) supply rating. The following techniques are recommended to reduce the effect of transients:

- Minimize stray inductance in the power path using wide traces, and minimize loop area including the power traces and the return ground path.
- Add a zener diode or transient voltage suppressor (TVS) rated below the IN absolute maximum rating (Figure 9).

Add a resistor in series with IN to limit transient current going into the input for the MAX6398 only.



Figure 10. Power Dissipated Across MOSFETs During an Overvoltage Fault (Overvoltage Limiter Mode)

#### **MOSFET Selection**

Select external MOSFETs according to the application current level. The MOSFET's on-resistance (RDS(ON)) should be chosen low enough to have minimum voltage drop at full load to limit the MOSFET power dissipation. Determine the device power rating to accommodate an overvoltage fault when operating the MAX6397/MAX6398 in overvoltage limit mode.

During normal operation, the external MOSFETs dissipate little power. The power dissipated in normal operation is:

$$PQ1 = ILOAD^2 \times RDS(ON)$$
.

The most power dissipation will occur during a prolonged overvoltage event when operating the MAX6397/MAX6398 in voltage limiter mode, resulting in high power dissipated in Q1 (Figure 10) where the power dissipated across Q1 is:

where  $\mbox{V}_{\mbox{\scriptsize Q1}}$  is the voltage across the MOSFET's drain and source.

#### **Thermal Shutdown**

The MAX6397/MAX6398 thermal-shutdown feature shuts off the linear regulator output, REG, and GATE if it exceeds the maximum allowable thermal dissipation. Thermal shutdown also monitors the PC board temperature of the external nFET when the devices sit on the



Figure 11. MAX6397/MAX6398 Timing Diagram

same thermal island. Good thermal contact between the MAX6397/MAX6398 and the external nFET is essential for the thermal-shutdown feature to operate effectively. Place the nFET as close as possible to OUT.

When the junction temperature exceeds  $T_J=+150^{\circ}C$ , the thermal sensor signals the shutdown logic, turning off REG's internal pass transistor and the GATE output, allowing the device to cool. The thermal sensor turns the pass transistor and GATE on again after the IC's junction temperature cools by 20°C. Thermal-overload protection is designed to protect the MAX6397/MAX6398 and the external MOSFET in the event of current-limit fault conditions. For continuous operation, do not exceed the absolute maximum junction-temperature rating of  $T_J=+150^{\circ}C$ .

# **Thermal Shutdown**Overvoltage Limiter Mode

When operating the MAX6397/MAX6398 in overvoltage limit mode for a prolonged period of time, a thermal shutdown is possible due to device self-heating. The thermal shutdown is dependent on a number of different factors:

- The device's ambient temperature (T<sub>A</sub>)
- The output capacitor (Cout)
- The output load current (IOUT)
- The overvoltage threshold limit (V<sub>OV</sub>)
- The overvoltage waveform period (t<sub>OVP</sub>)
- The power dissipated across the package (PDISS)



Figure 12. Junction Temperature vs. Cour

When OUT exceeds the adjusted overvoltage threshold, an internal GATE pulldown current is enabled until OUT drops by 5%. The capacitance at OUT is discharged by the internal current sink and the external OUT load current. The discharge time ( $\Delta$ t1) is approximately:

$$\Delta t1 = C_{OUT} \frac{V_{OV} \times 0.05}{I_{OUT} + I_{GATEPD}}$$

where V<sub>OV</sub> is the adjusted overvoltage threshold, I<sub>OUT</sub> is the external load current and I<sub>GATEPD</sub> is the GATE's internal 100mA (typ) pulldown current.

When OUT falls 5% below the overvoltage threshold point, the internal current sink is disabled and the MAX6397/MAX6398's internal charge pump begins recharging the external GATE voltage. The OUT voltage continues to drop due to the external OUT load current until the MOSFET gate is recharged. The time needed to recharge GATE and re-enhance the external nFET is approximately:

$$\Delta t2 = C_{ISS} \frac{V_{GS(TH)} + V_{F}}{I_{GATE}}$$

where  $C_{ISS}$  is the MOSFET's input capacitance,  $V_{GS(TH)}$  is the MOSFET's gate-to-source threshold voltage,  $V_F$  is the internal clamp diode forward voltage ( $V_F = 1.5V$  typ), and  $I_{GATE}$  is the MAX6397/MAX6398 charge-pump current (75µA typ).

During  $\Delta t2$ ,  $C_{OUT}$  loses charge through the output load. The voltage across  $C_{OUT}$  ( $\Delta V2$ ) decreases until the MOSFET reaches its  $V_{GS(TH)}$  threshold and can be approximated using the following formula:

$$\Delta V2 = I_{OUT} \frac{\Delta t2}{C_{OUT}}$$

Once the MOSFET  $V_{GS(TH)}$  is obtained, the slope of the output voltage rise is determined by the MOSFET  $Q_G$  charge through the internal charge pump with respect to the drain potential. The time for the OUT voltage to rise again to the overvoltage threshold can be approximated using the following formula:

$$\Delta t3 \approx \frac{Q_{GD}}{V_{GS\_QGD}} \times \frac{\Delta V_{OUT}}{I_{GATE}}$$

where  $\Delta V_{OUT} = (V_{OV} \times 0.05) + \Delta V_{2}$ .

The total period of the overvoltage waveform can be summed up as follows:

$$t_{OVP} = \Delta t_1 + \Delta t_2 + \Delta t_3$$

The MAX6397/MAX6398 dissipate the most power during an overvoltage event when  $I_{OUT} = 0$  ( $C_{OUT}$  is discharged only by the internal current sink). The maximum power dissipation can be approximated using the following equation:

$$P_{DISS} = V_{OV} \times 0.975 \times I_{GATEPD} \times \frac{\Delta t1}{\Delta t_{OVP}}$$

The die temperature (T<sub>J</sub>) increase is related to  $\theta_{JC}$  (8.3°C/W and 8.5°C/W for the MAX6397 and MAX6398, respectively) of the package when mounted correctly with a strong thermal contact to the circuit board. The MAX6397/MAX6398 thermal shutdown is governed by the equation:

$$T_J = T_A + P_{DISS} \times (\theta_{JC} + \theta_{CA}) < 170^{\circ}C$$
 (typical thermal-shutdown temperature)

For the MAX6397, the power dissipation of the internal linear regulator must be added to the overvoltage protection circuit power dissipation to calculate the die temperature. The linear regulator power dissipation is calculated using the following equation:

$$Preg = (Vin - Vreg) (Ireg)$$

For example, using an IRFR3410 100V n-channel MOSFET, Figure 12 illustrates the junction temperature vs. output capacitor with  $I_{OUT}=0$ ,  $T_{A}=+125^{\circ}C$ ,  $V_{OV}<16V$ ,  $V_{F}=1.5V$ ,  $I_{GATE}=75$ mA, and  $I_{GATED}=100$ mA. Figure 12 shows the relationship between output capacitance versus die temperature for the conditions listed above.

An additional capacitor can be added to GATE and GND to shift the curves as this increases  $\Delta t1$ . These values are used for illustration only. Customers must verify worst-case conditions for their specific application.



Figure 13. Maximum Power Dissipation vs. Temperature

#### **OUTPUT Current Calculation**

The MAX6397 high input voltage (+72V max) provides up to 100mA of output current at REG. Package power dissipation limits the amount of output current available for a given input/output voltage and ambient temperature. Figure 13 depicts the maximum power dissipation curve for the MAX6397. The graph assumes that the exposed metal pad of the MAX6397 package is soldered to 1in² of PC board copper. Use Figure 11 to determine the allowable package dissipation for a given ambient temperature. Alternately, use the following formula to calculate the allowable package dissipation:

$$P_{DISS} = 1.455W \text{ for } T_A \le +70^{\circ}C$$

Maximum power dissipation =

 $1.455 - 0.0182 (T_A - 70^{\circ}C) \text{ for } +70^{\circ}C \le T_A \le +125^{\circ}C$ 

where, 0.0182 W/°C is the MAX6397 package thermal derating.

After determining the allowable package dissipation, calculate the maximum output current using the following formula:

$$I_{OUT(MAX)} = \frac{P_{DISS}}{V_{IN} - V_{REG}} \le 100 \text{mA}$$

## Typical Application Circuit



## **Typical Operating Circuit**



## Pin Configurations (continued)



### Selector Guide

| PART        | REG OUTPUT<br>VOLTAGE (V) | POK ASSERTION<br>THRESHOLD (%) | TOP<br>MARK |
|-------------|---------------------------|--------------------------------|-------------|
| MAX6397LATA | 5.0                       | 92.5                           | ANN         |
| MAX6397MATA | 5.0                       | 87.5                           | ANO         |
| MAX6397SATA | 3.3                       | 87.5                           | ANQ         |
| MAX6397TATA | 3.3                       | 92.5                           | ANP         |
| MAX6397YATA | 2.5                       | 87.5                           | ANK         |
| MAX6397ZATA | 2.5                       | 92.5                           | ANJ         |
| MAX6397VATA | 1.8                       | 87.5                           | ANM         |
| MAX6397WATA | 1.8                       | 92.5                           | ANL         |
| MAX6398ATT  | _                         | _                              | AJD         |

**Chip Information** 

TRANSISTOR COUNT: 590

PROCESS: BiCMOS

### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)

| COMMON DIMENSIONS |      |      |  |  |  |
|-------------------|------|------|--|--|--|
| SYMBOL            | MIN. | MAX. |  |  |  |
| А                 | 0.70 | 0.80 |  |  |  |
| D                 | 2.90 | 3.10 |  |  |  |
| Е                 | 2.90 | 3.10 |  |  |  |
| A1                | 0.00 | 0.05 |  |  |  |
| L                 | 0.20 | 0.40 |  |  |  |
| k 0.25 MIN.       |      |      |  |  |  |
| A2 0.20 REF.      |      |      |  |  |  |

| PACKAGE VARIATIONS |    |           |           |          |                |           |               |  |  |
|--------------------|----|-----------|-----------|----------|----------------|-----------|---------------|--|--|
| PKG. CODE          | N  | D2        | E2        | е        | JEDEC SPEC     | b         | [(N/2)-1] x e |  |  |
| T633-2             | 6  | 1.50±0.10 | 2.30±0.10 | 0.95 BSC | MO229 / WEEA   | 0.40±0.05 | 1.90 REF      |  |  |
| T833-2             | 8  | 1.50±0.10 | 2.30±0.10 | 0.65 BSC | MO229 / WEEC   | 0.30±0.05 | 1.95 REF      |  |  |
| T833-3             | 8  | 1.50±0.10 | 2.30±0.10 | 0.65 BSC | MO229 / WEEC   | 0.30±0.05 | 1.95 REF      |  |  |
| T1033-1            | 10 | 1.50±0.10 | 2.30±0.10 | 0.50 BSC | MO229 / WEED-3 | 0.25±0.05 | 2.00 REF      |  |  |
| T1033-2            | 10 | 1.50±0.10 | 2.30±0.10 | 0.50 BSC | MO229 / WEED-3 | 0.25±0.05 | 2.00 REF      |  |  |
| T1433-1            | 14 | 1.70±0.10 | 2.30±0.10 | 0.40 BSC |                | 0.20±0.05 | 2.40 REF      |  |  |
| T1433-2            | 14 | 1.70±0.10 | 2.30±0.10 | 0.40 BSC |                | 0.20±0.05 | 2.40 REF      |  |  |

- ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES.
  COPLANARITY SHALL NOT EXCEED 0.08 mm.
- 3. WARPAGE SHALL NOT EXCEED 0.10 mm.
- 4. PACKAGE LENGTH/PACKAGE WIDTH ARE CONSIDERED AS SPECIAL CHARACTERISTIC(S).
- 5. DRAWING CONFORMS TO JEDEC MO229, EXCEPT DIMENSIONS "D2" AND "E2", AND T1433-1 & T1433-2.
- 6. "N" IS THE TOTAL NUMBER OF LEADS.
- NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY.
- 🕭 MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY.



-DRAWING NOT TO SCALE-

## **Revision History**

Pages changed at Rev 3: 1, 14, 15, 17 Pages changed at Rev 4: 1, 3, 18

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600