## **Not Recommended for New Designs**

The MAX900 was manufactured for Maxim by an outside wafer foundry using a process that is no longer available. It is not recommended for new designs. A Maxim replacement or an industry second-source may be available. The data sheet remains available for existing users. The other parts on the following data sheet are not affected.

For further information, please see the QuickView data sheet for this part or contact technical support for assistance.



#### **General Description**

The MAX900-MAX903 high-speed, low-power, single/ dual/quad voltage comparators feature differential analog inputs and TTL-logic outputs with active internal pullups. Fast propagation delay (8ns typ at 5mV overdrive) makes the MAX900-MAX903 ideal for fast A/D converters and sampling circuits, line receivers, V/F converters, and many other data-discrimination applications.

All comparators can be powered from separate analog and digital power supplies or from a single combined supply voltage. The analog input common-mode range includes the negative rail, allowing ground sensing when powered from a single supply. The MAX900-MAX903 consume 18mW per comparator when powered from +5V.

The MAX900-MAX903 are equipped with independent TTL-compatible latch inputs. The comparator output states are held when the latch inputs are driven low. The MAX901 provides the same performance as the MAX900/MAX902/MAX903 with the exception of the latches.

For newer, pin-for-pin compatible parts with the same speed and only half the power dissipation, see the MAX9201/MAX9202/MAX9203 data sheet.

#### **Applications**

High-Speed A/D Converters High-Speed V/F Converters

Line Receivers Threshold Detectors Input Trigger Circuitry High-Speed Data Sampling **PWM Circuits** 

#### Features

- ♦ 8ns (typ) Propagation Delay
- ♦ 18mW/Comparator Power Consumption (+5V, typ)
- ♦ Separate Analog and Digital Supplies
- ♦ Flexible Analog Supply: +5V to +10V or ±5V
- ♦ Input Range Includes Negative Supply Rail
- **♦ TTL-Compatible Outputs**
- **♦ TTL-Compatible Latch Inputs (Except MAX901)**

#### Ordering Information

| PART       | TEMP RANGE     | PIN-PACKAGE    |
|------------|----------------|----------------|
| MAX900ACPP | 0°C to +70°C   | 20 Plastic DIP |
| MAX900BCPP | 0°C to +70°C   | 20 Plastic DIP |
| MAX900ACWP | 0°C to +70°C   | 20 Wide SO     |
| MAX900BCWP | 0°C to +70°C   | 20 Wide SO     |
| MAX900AEPP | -40°C to +85°C | 20 Plastic DIP |
| MAX900BEPP | -40°C to +85°C | 20 Plastic DIP |
| MAX900AEWP | -40°C to +85°C | 20 Wide SO     |
| MAX900BEWP | -40°C to +85°C | 20 Wide SO     |
| MAX901ACPE | 0°C to +70°C   | 16 Plastic DIP |
| MAX901BCPE | 0°C to +70°C   | 16 Plastic DIP |

Ordering Information continued at end of data sheet.

## **Pin Configurations**



Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Analog Supply Voltage (V <sub>CC</sub> to V <sub>EE</sub> )+12 |     |
|----------------------------------------------------------------|-----|
| Digital Supply Voltage (V <sub>DD</sub> to GND)+7              | 7V  |
| Differential Input Voltage(VEE - 0.2V) to (VCC + 0.2V)         | V)  |
| Common-Mode Input Voltage(VEE - 0.2V) to (VCC + 0.2V)          | V)  |
| Latch-Input Voltage (MAX900/MAX902/                            |     |
| MAX903 only)0.2V to (V <sub>DD</sub> + 0.2'                    | V)  |
| Output Short-Circuit Duration                                  |     |
| To GNDIndefini                                                 | te  |
| To V <sub>DD</sub> 1m                                          | iin |

| Internal Power Dissipation        | 500mW          |
|-----------------------------------|----------------|
| Derate above +100°C               | 10mW/°C        |
| Operating Temperature Ranges:     |                |
| MAX900-MAX903_C                   | 0°C to +70°C   |
| MAX900-MAX903_E                   | 40°C to +85°C  |
| Junction Temperature              | 65°C to +160°C |
| Storage Temperature Range         | 65°C to +150°C |
| Lead Temperature (soldering, 10s) | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +5V, V_{EE} = -5V, V_{DD} = +5V, LE1-LE4 = logic high, T_A = +25$ °C, unless otherwise noted.)

| PARAMETER                       | SYMBOL          | BOL CONDITIONS                                                          |                       | KAM/A00 | (901A                     |                       | 00B/MAX<br>(902/MAX |                           | UNITS |
|---------------------------------|-----------------|-------------------------------------------------------------------------|-----------------------|---------|---------------------------|-----------------------|---------------------|---------------------------|-------|
|                                 |                 |                                                                         | MIN                   | TYP     | MAX                       | MIN                   | TYP                 | MAX                       |       |
| Input Offset Voltage            | V <sub>OS</sub> | $V_{CM} = 0$ $V_{O} = 1.4V$                                             |                       | 0.5     | 2.0                       |                       | 1.0                 | 4.0                       | mV    |
| Input Bias Current              | IB              | I <sub>IN</sub> + or I <sub>IN</sub> -                                  |                       | 3       | 6                         |                       | 4                   | 10                        | μΑ    |
| Input Offset Current            | Ios             | V <sub>CM</sub> = 0;<br>V <sub>O</sub> = 1.4V                           |                       | 50      | 250                       |                       | 100                 | 500                       | nA    |
| Input Voltage Range             | V <sub>CM</sub> | (Note 1)                                                                | V <sub>EE</sub> - 0.1 |         | V <sub>CC</sub> -<br>2.25 | V <sub>EE</sub> - 0.1 |                     | V <sub>CC</sub> -<br>2.25 | V     |
| Common-Mode Rejection<br>Ratio  | CMRR            | -5V < V <sub>CM</sub> <<br>+2.75V,<br>V <sub>O</sub> = 1.4V<br>(Note 2) |                       | 50      | 150                       |                       | 75                  | 250                       | μV/V  |
| Power-Supply Rejection<br>Ratio | PSRR            | (Note 2)                                                                |                       | 50      | 150                       |                       | 100                 | 250                       | μV/V  |
| Output High Voltage             | VoH             | V <sub>IN</sub> > 250mV,<br>I <sub>SRC</sub> = 1mA                      | 2.4                   | 3.5     |                           | 2.4                   | 3.5                 |                           | V     |
| Output Low Voltage              | V <sub>OL</sub> | V <sub>IN</sub> > 250mV,<br>I <sub>SINK</sub> = 8mA                     |                       | 0.3     | 0.4                       |                       | 0.3                 | 0.4                       | V     |
| Latch-Input Voltage High        | $V_{LH}$        | (Note 3)                                                                |                       | 1.4     | 2.0                       |                       | 1.4                 | 2.0                       | V     |
| Latch-Input Voltage Low         | V <sub>LL</sub> | (Note 3)                                                                | 0.8                   | 1.4     |                           | 0.8                   | 1.4                 |                           | V     |
| Latch-Input Current High        | I <sub>LH</sub> | V <sub>LH</sub> = 3.0V<br>(Note 3)                                      |                       | 1       | 20                        |                       | 1                   | 20                        | μΑ    |
| Latch-Input Current Low         | ILL             | V <sub>LL</sub> = 0.3V<br>(Note 3)                                      |                       | 1       | 20                        |                       | 1                   | 20                        | μΑ    |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +5V, V_{EE} = -5V, V_{DD} = +5V, LE1-LE4 = logic high, T_A = +25$ °C, unless otherwise noted.)

| PARAMETER                         | SYMBOL          | CONDITIONS                                                      |     | MAX900A/MAX901A<br>MAX900B/MAX901B |     | MAX902 |     |     |     | UNITS |     |    |
|-----------------------------------|-----------------|-----------------------------------------------------------------|-----|------------------------------------|-----|--------|-----|-----|-----|-------|-----|----|
|                                   |                 |                                                                 | MIN | TYP                                | MAX | MIN    | TYP | MAX | MIN | TYP   | MAX |    |
| Positive Analog<br>Supply Current | Icc             | (Note 7)                                                        |     | 10                                 | 15  |        | 5   | 8   |     | 2.5   | 4   | mA |
| Negative Analog<br>Supply Current | I <sub>EE</sub> | (Note 7)                                                        |     | 7                                  | 12  |        | 3.5 | 6   |     | 2     | 3   | mA |
| Digital Supply<br>Current         | I <sub>DD</sub> | (Note 7)                                                        |     | 4                                  | 6   |        | 2   | 3   |     | 1     | 1.5 | mA |
| Power<br>Dissipation              | PD              | V <sub>CC</sub> = V <sub>DD</sub> =<br>+5V, V <sub>EE</sub> = 0 |     | 70                                 | 105 |        | 35  | 55  |     | 18    | 28  | mW |

#### TIMING CHARACTERISTICS

 $(V_{CC} = +5V, V_{EE} = -5V, V_{DD} = +5V, LE1-LE4 = logic high, T_A = +25^{\circ}C, unless otherwise noted.)$ 

| PARAMETER                                         | SYMBOL                      | MBOL CONDITIONS                                               |     | 00A/MA<br>00B/MA |     | N   | 1AX902 |     | MAX903 |     |     | UNITS |
|---------------------------------------------------|-----------------------------|---------------------------------------------------------------|-----|------------------|-----|-----|--------|-----|--------|-----|-----|-------|
|                                                   |                             |                                                               | MIN | TYP              | MAX | MIN | TYP    | MAX | MIN    | TYP | MAX |       |
| Input-to-Output High<br>Response Time             | t <sub>pd+</sub>            | $V_{OD} = 5mV$ ,<br>$C_L = 15pF$ ,<br>$I_O = 2mA$<br>(Note 4) |     | 8                | 10  |     | 8      | 10  |        | 8   | 10  | ns    |
| Input-to-Output Low<br>Response Time              | t <sub>pd</sub> -           | $V_{OD} = 5mV$ ,<br>$C_L = 15pF$ ,<br>$I_O = 2mA$<br>(Note 4) |     | 8                | 10  |     | 8      | 10  |        | 8   | 10  | ns    |
| Difference in<br>Response Time<br>Between Outputs | $\Delta 	ext{t}_{	ext{pd}}$ | (Notes 4, 5)                                                  |     | 0.5              | 2.0 |     | 0.5    | 2.0 |        | 0.5 | 2.0 | ns    |
| Latch Disable to<br>Output High Delay             | t <sub>pd+</sub> (D)        | (Notes 3, 6)                                                  |     | 10               |     |     | 10     |     |        | 10  |     | ns    |
| Latch Disable to<br>Output Low Delay              | t <sub>pd-</sub> (D)        | (Notes 3, 6)                                                  |     | 12               |     |     | 12     |     |        | 12  |     | ns    |
| Minimum Setup Time                                | ts                          | (Notes 3, 6)                                                  |     | 2                |     |     | 2      |     |        | 2   |     | ns    |
| Minimum Hold Time                                 | t <sub>h</sub>              | (Notes 3, 6)                                                  |     | 1                |     |     | 1      |     |        | 1   |     | ns    |
| Minimum Latch<br>Disable Pulse Width              | t <sub>pw (D)</sub>         | (Notes 3, 6)                                                  |     | 10               |     |     | 10     |     |        | 10  |     | ns    |

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +5V, V_{EE} = -5V, V_{DD} = +5V, LE1-LE4 = logic high, T_A = full operating temperature, unless otherwise noted.)$ 

| PARAMETER                       | SYMBOL           | CONDITIONS                                                              | MAX                   | 900A/MAX | (901A                     |                       | 900B/MA<br>X902/MA |                           | UNITS |
|---------------------------------|------------------|-------------------------------------------------------------------------|-----------------------|----------|---------------------------|-----------------------|--------------------|---------------------------|-------|
|                                 |                  |                                                                         | MIN                   | TYP      | MAX                       | MIN                   | TYP                | MAX                       |       |
| Input Offset Voltage            | Vos              | $V_{CM} = 0,$<br>$V_{O} = 1.4V$                                         |                       | 1        | 3                         |                       | 2                  | 6                         | mV    |
| Input Bias Current              | IB               | I <sub>IN+</sub> or I <sub>IN-</sub>                                    |                       | 4        | 10                        |                       | 6                  | 15                        | μΑ    |
| Input Offset Current            | Ios              | V <sub>CM</sub> = 0,<br>V <sub>O</sub> = 1.4V                           |                       | 100      | 500                       |                       | 200                | 800                       | nA    |
| Input Voltage Range             | V <sub>CM</sub>  | (Note 1)                                                                | V <sub>EE</sub> - 0.1 |          | V <sub>CC</sub> -<br>2.25 | V <sub>EE</sub> - 0.1 |                    | V <sub>CC</sub> -<br>2.25 | V     |
| Common-Mode<br>Rejection Ratio  | CMRR             | -5V < V <sub>CM</sub> <<br>+2.75V,<br>V <sub>O</sub> = 1.4V<br>(Note 2) |                       | 80       | 250                       |                       | 120                | 500                       | μV/V  |
| Power-Supply<br>Rejection Ratio | PSRR             | (Note 2)                                                                |                       | 100      | 250                       |                       | 150                | 500                       | μV/V  |
| Output High Voltage             | Voh              | V <sub>IN</sub> > 250mV,<br>I <sub>SRC</sub> = 1mA                      | 2.4                   | 3.5      |                           | 2.4                   | 3.5                |                           | V     |
| Output Low Voltage              | V <sub>OL</sub>  | V <sub>IN</sub> > 250mV,<br>I <sub>SINK</sub> = 8mA                     |                       | 0.3      | 0.4                       |                       | 0.3                | 0.4                       | V     |
| Latch Input Voltage<br>High     | V <sub>L</sub> H | (Note 7)                                                                |                       | 1.4      | 2.0                       |                       | 1.4                | 2.0                       | V     |
| Latch Input Voltage<br>Low      | V <sub>LL</sub>  | (Note 7)                                                                | 0.8                   | 1.4      |                           | 0.8                   | 1.4                |                           | V     |
| Latch Input Current<br>High     | I <sub>LH</sub>  | V <sub>LH</sub> = 3.0V<br>(Note 7)                                      |                       | 2        | 20                        |                       | 1                  | 20                        | μА    |
| Latch Input Current<br>Low      | ILL              | V <sub>LL</sub> = 0.3V<br>(Note 7)                                      |                       | 2        | 20                        |                       | 1                  | 20                        | μΑ    |

#### **ELECTRICAL CHARACTERISTICS (continued)**

(VCC = +5V, VEE = -5V, VDD = +5V, LE1-LE4 = logic high, T<sub>A</sub> = full operating temperature, unless otherwise noted.)

| PARAMETER SYMBOL                  |                 | CONDITIONS                                                      | MAX900A/MAX901A/<br>MAX900B/MAX901B |     | MAX902 |     |     | MAX903 |     |     | UNITS |    |
|-----------------------------------|-----------------|-----------------------------------------------------------------|-------------------------------------|-----|--------|-----|-----|--------|-----|-----|-------|----|
|                                   |                 |                                                                 | MIN                                 | TYP | MAX    | MIN | TYP | MAX    | MIN | TYP | MAX   |    |
| Positive Analog<br>Supply Current | Icc             | (Note 7)                                                        |                                     | 10  | 25     |     | 5   | 12     |     | 2.5 | 6     | mA |
| Negative Analog<br>Supply Current | IEE             | (Note 7)                                                        |                                     | 7   | 20     |     | 3.5 | 10     |     | 2   | 5     | mA |
| Digital Supply<br>Current         | I <sub>DD</sub> | (Note 7)                                                        |                                     | 4   | 10     |     | 2   | 5      |     | 1   | 2.5   | mA |
| Power<br>Dissipation              | PD              | V <sub>CC</sub> = V <sub>DD</sub> =<br>+5V, V <sub>EE</sub> = 0 |                                     | 70  | 105    |     | 35  | 55     |     | 18  | 28    | mW |

#### TIMING CHARACTERISTICS

 $(V_{CC} = +5V, V_{EE} = -5V, V_{DD} = +5V, LE1-LE4 = logic high, T_A = full operating temperature, unless otherwise noted.)$ 

| PARAMETER                                      | SYMBOL            | CONDITIONS                                                                           | MAX | AW/YOO6 | (901A |     | 900B/MAX<br>X902/MAX |     | UNITS |
|------------------------------------------------|-------------------|--------------------------------------------------------------------------------------|-----|---------|-------|-----|----------------------|-----|-------|
|                                                |                   |                                                                                      | MIN | TYP     | MAX   | MIN | TYP                  | MAX |       |
| Input-to-Output High<br>Response Time          | t <sub>pd+</sub>  | $V_{OD} = 5mV,$ $C_L = 15pF,$ $I_O = 2mA$ (Note 4)                                   |     | 10      | 15    |     | 10                   | 15  | ns    |
| Input-to-Output Low<br>Response Time           | t <sub>pd</sub> - | V <sub>OD</sub> = 5mV,<br>C <sub>L</sub> = 15pF,<br>I <sub>O</sub> = 2mA<br>(Note 4) |     | 10      | 15    |     | 10                   | 15  | ns    |
| Difference in Response<br>Time Between Outputs | $\Delta t_{pd}$   | (Notes 4, 5)                                                                         |     | 1       | 3     |     | 1                    | 3   | ns    |

- Note 1: The input common-mode voltage and input signal voltages should not be allowed to go negative by more than 0.2V below  $V_{EE}$ . The upper-end of the common-mode voltage range is typically  $V_{CC}$  2V, but either or both inputs can go to a maximum of  $V_{CC}$  + 0.2V without damage.
- Note 2: Tested for  $+4.75V < V_{CC} < +5.25V$ , and  $-5.25V < V_{EE} < -4.75V$  with  $V_{DD} = +5V$ , although permissible analog power-supply range is  $+4.75V < V_{CC} < +10.5V$  for single-supply operation with  $V_{EE}$  grounded.
- Note 3: Specification does not apply to MAX901.
- Note 4: Guaranteed by design. Times are for 100mV step inputs (see Propagation Delay Characteristics in Figures 2 and 3).
- Note 5: Maximum difference in propagation delay between any of the four comparators in the MAX900–MAX903.
- **Note 6:** See Timing Diagram (Figure 2). Owing to the difficult and critical nature of switching measurements involving the latch, these parameters cannot be tested in a production environment. Typical specifications listed are taken from measurements using a high-speed test-jig.
- Note 7:  $I_{CC}$  tested for +4.75V <  $V_{CC}$  < +10.5V with  $V_{EE}$  grounded.  $I_{EE}$  tested for -5.25V <  $V_{EE}$  < -4.75V with  $V_{CC}$  = +5V.  $I_{DD}$  tested for +4.75V <  $V_{DD}$  < +5.25V with the worst-case condition of all four comparator outputs at logic low.

### **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



10 20 30 40 50 60 70

LOAD CAPACITANCE (pF)

6 5

-40 -20

0 20 40 60 80 100 120

TEMPERATURE (°C)

## Pin Descriptions

#### **MAX900**

| PIN           | NAME                  | FUNCTION                                |  |  |  |  |
|---------------|-----------------------|-----------------------------------------|--|--|--|--|
| 1, 10, 11, 20 | IN- (A, B, C, D)      | Negative Input<br>(Channels A, B, C, D) |  |  |  |  |
| 2, 9, 12, 19  | IN+ (A, B, C, D)      | Positive Input<br>(Channels A, B, C, D) |  |  |  |  |
| 3             | GND                   | Ground Terminal                         |  |  |  |  |
| 4, 7, 14, 17  | LATCH (A, B, C,<br>D) | Latch Input (Channels A, B, C, D)       |  |  |  |  |
| 5, 6, 15, 16  | OUT (A, B, C, D)      | Output (Channels A, B, C, D)            |  |  |  |  |
| 8             | VEE                   | Negative Analog<br>Supply and Substrate |  |  |  |  |
| 13            | $V_{DD}$              | Positive Digital Supply                 |  |  |  |  |
| 18            | Vcc                   | Positive Analog Supply                  |  |  |  |  |

#### **MAX901**

| PIN          | NAME                                    | FUNCTION                                |  |  |  |  |
|--------------|-----------------------------------------|-----------------------------------------|--|--|--|--|
| 1, 8, 9, 16  | IN- (A, B, C, D)                        | Negative Input<br>(Channels A, B, C, D) |  |  |  |  |
| 2, 7, 10, 15 | Positive Input<br>(Channels A, B, C, D) |                                         |  |  |  |  |
| 3            | GND                                     | Ground Terminal                         |  |  |  |  |
| 4, 5, 12, 13 | OUT (A, B, C, D)                        | Output (Channels A, B, C, D)            |  |  |  |  |
| 6            | VEE                                     | Negative Analog<br>Supply and Substrate |  |  |  |  |
| 11           | V <sub>DD</sub>                         | Positive Digital Supply                 |  |  |  |  |
| 14           | Vcc                                     | Positive Analog<br>Supply               |  |  |  |  |

#### **MAX902**

| PIN   | NAME         | FUNCTION                                 |
|-------|--------------|------------------------------------------|
| 1, 8  | IN- (A, B)   | Negative Input<br>(Channels A, B)        |
| 2, 9  | IN+ (A, B)   | Positive Input<br>(Channels A, B)        |
| 3     | GND          | Ground Terminal                          |
| 4, 11 | LATCH (A, B) | Latch Input (Channels A, B)              |
| 5, 12 | OUT (A, B)   | Output (Channels A, B)                   |
| 6, 13 | N.C.         | No Connection. Not internally connected. |
| 7     | VEE          | Negative Analog<br>Supply and Substrate  |
| 10    | $V_{DD}$     | Positive Digital Supply                  |
| 14    | Vcc          | Positive Analog Supply                   |

#### **MAX903**

| PIN | NAME            | FUNCTION                                |
|-----|-----------------|-----------------------------------------|
| 1   | Vcc             | Positive Analog Supply                  |
| 2   | IN+             | Positive Input                          |
| 3   | IN-             | Negative Input                          |
| 4   | V <sub>EE</sub> | Negative Analog<br>Supply and Substrate |
| 5   | LATCH           | Latch Input                             |
| 6   | GND             | Ground Terminal                         |
| 7   | OUT             | Output                                  |
| 8   | V <sub>DD</sub> | Positive Digital Supply                 |

### Applications Information

#### **Circuit Layout**

Because of the large gain-bandwidth transfer function of the MAX900–MAX903, special precautions must be taken to realize their full high-speed capability. A printed circuit board with a good, low-inductance ground plane is mandatory. All decoupling capacitors (the small 100nF ceramic type is a good choice) should be mounted as close as possible to the power-supply pins. Separate decoupling capacitors for analog VCC and for digital VDD are also recommended. Close attention should be paid to the bandwidth of the decoupling and terminating components. Short lead lengths on the inputs and outputs are essential to avoid unwanted parasitic feedback around the comparators. Solder the device directly to the printed circuit board instead of using a socket.

#### **Input Slew-Rate Requirements**

As with all high-speed comparators, the high gain-band-width product of the MAX900–MAX903 can create oscillation problems when the input traverses the linear region. For clean output switching without oscillation or steps in the output waveform, the input must meet minimum slew-rate requirements. Oscillation is largely a function of board layout and of coupled source impedance and stray input capacitance. Both poor layout and large-source impedance will cause the part to oscillate and increase the minimum slew-rate requirement. In some applications, it may be helpful to apply some positive feedback between the output and + input. This

pushes the output through the transition region cleanly, but applies a hysteresis in threshold seen at the input terminals.

#### TTL Output and Latch Inputs

The comparator TTL-output stages are optimized for driving low-power Schottky TTL with a fan-out of four.

When the latch is connected to a logic high level, the comparator is transparent and immediately responds to changes at the input terminals. When the latch is connected to a TTL low level, the comparator output latches in the same state as at the instant that the latch command is applied, and will not respond to subsequent changes at the input. No latch is provided on the MAX901.

#### **Power Supplies**

The MAX900–MAX903 can be powered from separate analog and digital supplies or from a single +5V supply. The analog supply can range from +5V to +10V with VEE grounded for single-supply operation (Figures 1A and 1B) or from a split ±5V supply (Figure 1C). The VDD digital supply always requires +5V.

In high-speed, mixed-signal applications where a common ground is shared, a noisy digital environment can adversely affect the analog input signal. When set up with separate supplies (Figure 1C), the MAX900-MAX903 isolate analog and digital signals by providing a separate AGND (VEE) and DGND.

### Typical Power-Supply Alternatives



Figure 1A. Separate Analog Supply, Common Ground



Figure 1B. Single +5V Supply, Common Ground



Figure 1C. Split ±5V Supply, Separate Ground

## **Definitions of Terms**

| Vos               | <b>Input Offset Voltage:</b> Voltage applied between the two input terminals to obtain TTL-logic threshold (+1.4V) at the output.                                                         | t <sub>pd+</sub> (D)  | Latch Disable-to-Output High Delay: The propagation delay measured from the latch-signal crossing the TTL threshold in a low-to-high transition to the point of the output crossing TTL threshold in a low-to-high transition. |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IN</sub>   | <b>Input Voltage Pulse Amplitude:</b> Usually set to 100mV for comparator specifications.                                                                                                 | t <sub>pd</sub> - (D) | Latch Disable-to-Output Low Delay: The propagation delay measured from the latch-signal crossing the TTL threshold in a low-to-high transition to the point of the output crossing TTL threshold in a high-to-low transition.  |
| V <sub>OD</sub>   | <b>Input Voltage Overdrive:</b> Usually set to 5mV and in opposite polarity to V <sub>IN</sub> for comparator specifications.                                                             | ts                    | <b>Minimum Setup Time:</b> The minimum time before the negative transition of the latch signal that an input signal change must be present in order to be acquired and held at the outputs.                                    |
| t <sub>pd+</sub>  | Input-to-Output High Delay: The propagation delay measured from the time the input signal crosses the input offset voltage to the TTL-logic threshold of an output low-to-high transition | th                    | <b>Minimum Hold Time:</b> The minimum time after the negative transition of the latch signal that an input signal must remain unchanged in order to be acquired and held at the output.                                        |
| t <sub>pd</sub> - | Input-to-Output Low Delay: The propagation delay measured from the time the input signal crosses the input offset voltage to the TTL-logic threshold of an output high-to-low transition. | tpw (D)               | Minimum Latch-Disable Pulse Width: The minimum time that the latch signal must remain high in order to acquire and hold an input-signal change.                                                                                |



Figure 2. MAX900/MAX902/MAX903 Timing Diagram



Figure 3. tpd+ Response Time to 5mV Overdrive



Figure 4. tpd- Response Time to 5mV Overdrive



Figure 5. Response-Time Setup



Figure 6. Response to 50MHz Sine Wave



Figure 8. Alarm Circuit Level Monitors Eight Separate Inputs



Figure 7. Response to 100MHz Sine Wave Photo

## \_Typical Application

#### Programmed, Variable-Alarm Limits

By combining two quad analog comparators with an octal 8-bit D/A converter (the MX7228), several alarm and limit-defect functions can be performed simultaneously without external adjustments

The MX7228's internal latches allow the system processor to set the limit points for each comparator independently and update them at any time. Set the upper and lower thresholds for a single transducer by pairing the D/A converter and comparator sections.

### \_Ordering Information (continued)

| PART       | TEMP RANGE     | PIN-PACKAGE    |
|------------|----------------|----------------|
| MAX901ACSE | 0°C to +70°C   | 16 Narrow SO   |
| MAX901BCSE | 0°C to +70°C   | 16 Narrow SO   |
| MAX901AEPE | -40°C to +85°C | 16 Plastic DIP |
| MAX901BEPE | -40°C to +85°C | 16 Plastic DIP |
| MAX901AESE | -40°C to +85°C | 16 Narrow SO   |
| MAX901BESE | -40°C to +85°C | 16 Narrow SO   |
| MAX902CPD  | 0°C to +70°C   | 14 Plastic DIP |
| MAX902CSD  | 0°C to +70°C   | 14 Narrow SO   |
| MAX902EPD  | -40°C to +85°C | 14 Plastic DIP |
| MAX902ESD  | -40°C to +85°C | 14 Narrow SO   |
| MAX903CPA  | 0°C to +70°C   | 8 Plastic DIP  |
| MAX903CSA  | 0°C to +70°C   | 8 SO           |
| МАХ903ЕРА  | -40°C to +85°C | 8 Plastic DIP  |
| MAX903ESA  | -40°C to +85°C | 8 SO           |

### Pin Configurations (continued)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.