#### **Description** Vectron's VCC6 Crystal Oscillator is a quartz stabilized, differential output oscillator, operating off a 3.3 volt supply, hermetically sealed 5x7 ceramic package. Features Applications - Ultra Low Jitter Performance, Fundamental Oscillator Design - 156.25 MHz Output Frequency - <1 ps RMS jitter, 12kHz-20MHz</li> - Differential Output - · Enable/Disable - -55/105°C Operation - Hermetically Sealed 5x7 Ceramic Package - Product is compliant to RoHS directive and fully compatible with lead free assembly # Block Diagram ## **Performance Specifications** | Table 1. Electrical Performance | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------|--------------------------------------------------------------------|---------------------|--------------|--|--|--|--| | Parameter | Symbol | Min | Typical | Maximum | Units | | | | | | Supply | | | | | | | | | | | Voltage <sup>1</sup> | $V_{_{\mathrm{DD}}}$ | 3.165 | 3.3 | 3.465 | V | | | | | | Current (No Load) | I <sub>DD</sub> | | | 60 | mA | | | | | | | | Frequency | | | | | | | | | Nominal Frequency | f <sub>N</sub> | | 156.25 | | MHz | | | | | | Stability <sup>2,</sup> | | | | ±50 | ppm | | | | | | | | Outputs | | | | | | | | | Output Logic Levels³<br>Output Logic High<br>Output Logic Low | $oldsymbol{V}_{ ext{OH}} oldsymbol{V}_{ ext{OL}}$ | 0.9 | 1.43<br>1.10 | 1.6 | V | | | | | | Differential Output | | 247 | 350 | 454 | mV | | | | | | Differential Output Error | | | 50 | | mV | | | | | | Offset Voltage | | 1.125 | 1.25 | 1.375 | V | | | | | | Offset Voltage Error | | | 150 | | mV | | | | | | Output Leakage Current | | | | 10 | uA | | | | | | Output Rise and Fall Time <sup>3</sup><br>Rise Time<br>Fall Time | t <sub>R</sub> /t <sub>F</sub> | | | 600<br>600 | ps<br>ps | | | | | | Load, Connected Differential | | | 100 | | ohms | | | | | | Duty Cycle <sup>4</sup> | | 45 | 50 | 55 | % | | | | | | Jitter (12 kHz - 20 MHz BW) <sup>5</sup> Phase Noise <sup>5</sup> 10 100 1kHz 10kHz 10kHz 100kHz 1MHz 10MHz 20MHz | фЛ | | 0.3<br>-68<br>-100<br>-125<br>-140<br>-142<br>-142<br>-142<br>-142 | 1 | ps<br>dBc/Hz | | | | | | Period Jitter rms <sup>6</sup><br>Period Jitter peak-peak <sup>6</sup> | фЛ | | 2.4<br>22 | | ps<br>ps | | | | | | Spurious Response <sup>1,5</sup> , 12kHz-20MHz | | | | -110 | dBc | | | | | | Enable/Disable | | | | | | | | | | | Output Enabled <sup>7</sup> Output Disabled | V <sub>IH</sub><br>V <sub>IL</sub> | 0.7*V <sub>DD</sub> | | 0.3*V <sub>DD</sub> | V<br>V | | | | | | Disable Time | t <sub>D</sub> | | | 200 | ns | | | | | | Enable/Disable Leakage Current | | | | ±200 | uA | | | | | | Start-Up Time | t <sub>su</sub> | | | 10 | ms | | | | | | Operating Temp | T <sub>OP</sub> | -55 | | 105 | °C | | | | | | Package Size | | | | mm | | | | | | <sup>1.</sup> The VCC6 power supply pin should be filtered, eg, a 10uF, 0.1uF and 0.01uf capacitor. <sup>2.</sup> Includes calibration tolerance, operating temperature, supply voltage variations, aging and IR reflow. <sup>3.</sup> Figure 1 defines these parameters. <sup>4.</sup> Duty Cycle is defines as the On Time / Period. <sup>5.</sup> Measured using an Agilent E5052, AC coupled (passive connection) <sup>6.</sup> Measured using a Wavecrest SIA330C, 90K samples, AC coupled (passive connection). <sup>7.</sup> Outputs will be Enabled if Enable/Disable is left open. Figure 1 # **Package and Pinout** | Table 2. Pinout | | | | | | | | | |-----------------|-----------------|--------------------------------|--|--|--|--|--|--| | Pin # | Symbol | Function | | | | | | | | 1 | E/D | Enabale Disable | | | | | | | | 2 | NC | No Connection | | | | | | | | 3 | GND | Electrical and Lid Ground | | | | | | | | 4 | f <sub>o</sub> | Output Frequency | | | | | | | | 5 | Cf <sub>o</sub> | Complementary Output Frequency | | | | | | | | 6 | V <sub>DD</sub> | Supply Voltage | | | | | | | Figure 3 Pad Layout **Figure 2 Package Outline Drawing** ## **LVDS Application Diagrams** Figure 4 Standard LVDS Output Configuration **Figure 5 LVDS to LVDS Connection, Internal 100ohm** Some LVDS structures have an internal 100 ohm resistor on the input and do not need additional components. Figure 6 LVDS to LVDS Connection External 100ohm and AC blocking caps Some input structures may not have an internal 100 ohm resistor on the input and will need an external 100ohm resistor for impedance matching. Also, the input may have an internal DC bias which may not be compatible with LVDS levels, AC blocking capacitors can be used. One of the most important considerations is terminating the Output and Complementary Outputs equally. An unused output should not be left un-terminated, and if it one of the two outputs is left open it will result in excessive jitter on both. PC board layout must take this and 50 ohm impedance matching into account. Load matching and power supply noise are the main contributors to jitter related problems. One of the most important considerations is terminating the Output and Complementary Outputs equally. An unused output should not be left un-terminated, and if it one of the two outputs is left open it will result in excessive jitter on both. PC board layout must take this and 50 ohm impedance matching into account. Load matching and power supply noise are the main contributors to jitter related problems. # **Environmental and IR Compliance** | Table 3. Environmental Compliance | | | | | | | |-----------------------------------|------------------------------------------|--|--|--|--|--| | Parameter | Condition | | | | | | | Mechanical Shock | MIL-STD-883 Method 2002 | | | | | | | Mechanical Vibration | MIL-STD-883 Method 2007 | | | | | | | Temperature Cycle | MIL-STD-883 Method 1010 | | | | | | | Solderability | MIL-STD-883 Method 2003 | | | | | | | Fine and Gross Leak | MIL-STD-883 Method 1014 | | | | | | | Resistance to Solvents | MIL-STD-883 Method 2015 | | | | | | | Moisture Sensitivity Level | MSL1 | | | | | | | Contact Pads | Gold (0.3um min - 1.0um max) over Nickel | | | | | | ## **IR Compliance** #### **Suggested IR Profile** Devices are built using lead free epoxy and can be subjected to standard lead free IR reflow conditions shown in Table 5. Contact pads are gold over nickel and lower maximum temperatures can also be used, such as 220C. | Table 4. Reflow Profile | | | |--------------------------|----------------------|-------------| | Parameter | Symbol | Value | | PreHeat Time | ts | 200 sec Max | | Ramp Up | $R_{UP}$ | 3°C/sec Max | | Time above 217°C | tL | 150 sec Max | | Time to Peak Temperature | tAMB-P | 480 sec Max | | Time at 260°C | tP | 10 sec Max | | Time at 240°C | tP2 | 60 sec Max | | Ramp down | $R_{_{\mathrm{DN}}}$ | 6°C/sec Max | ## **Maximum Ratings, Tape & Reel** #### **Absolute Maximum Ratings and Handling Precautions** Stresses in excess of the absolute maximum ratings can permanently damage the device. Functional operation is not implied or any other excess of conditions represented in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods may adversely affect device reliability. Although ESD protection circuitry has been designed into the VCC6, proper precautions should be taken when handling and mounting, VI employs a Human Body Model and Charged Device Model for ESD susceptibility testing and design evaluation. ESD thresholds are dependent on the circuit parameters used to define the model. Although no industry standard has been adopted for the CDM a standard resistance of 1.5kOhms and capacitance of 100pF is widely used and therefor can be used for comparison purposes. | Table 5. Maximum Ratings | | | | |---------------------------|--------------------|------------------------------|------| | Parameter | Symbol | Rating | Unit | | Storage Temperature | T <sub>STORE</sub> | -57/125 | °C | | Supply Voltage | | -0.5 to 5.0 | V | | Enable Disable Voltage | | -0.5 to V <sub>DD</sub> +0.5 | | | ESD, Human Body Model | | 1000 | V | | ESD, Charged Device Model | | 1000 | V | | Table 6. Tape and Reel Information | | | | | | | | | | | | | |------------------------------------|-----|-----|----|----|----------------------|---|----|----|----|----|----|--------| | Tape Dimensions (mm) | | | | | Reel Dimensions (mm) | | | | | | | | | W | F | Do | Ро | P1 | А | В | С | D | N | W1 | W2 | #/Reel | | 16 | 7.5 | 1.5 | 4 | 8 | 180 | 2 | 13 | 21 | 50 | 17 | 21 | 200 | ## **Ordering Information** ## For Additional Information, Please Contact #### USA: Vectron International 267 Lowell Road Hudson, NH 03051 Tel: 1.888.328.7661 Fax: 1.888.329.8328 #### Europe: Vectron International Landstrasse, D-74924 Neckarbischofsheim, Germany Tel: +49 (0) 3328.4784.17 Fax: +49 (0) 3328.4784.30 #### Asia: VI Shanghai 1589 Century Avenue, the 19th Floor Chamtime International Financial Center Shanghai, China Tal: 86, 21,6081, 2888 Disclaimer Vectron International reserves the right to make changes to the product(s) and or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information. Rev: 06/03/2014