# **74LVC00A** ## **Quad 2-input NAND gate** Rev. 8 — 24 August 2020 **Product data sheet** ## 1. General description The 74LVC00A provides four 2-input NAND gates. Schmitt trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V applications. #### 2. Features and benefits - 5 V tolerant inputs for interfacing with 5 V logic - Wide supply voltage range from 1.2 V to 3.6 V - CMOS low-power consumption - · Direct interface with TTL levels - Complies with JEDEC standard: - JESD8-7A (1.65 V to 1.95 V) - JESD8-5A (2.3 V to 2.7 V) - JESD8-C/JESD36 (2.7 V to 3.6 V) - ESD protection: - HBM JESD22-A114F exceeds 2000 V - MM JESD22-A115-B exceeds 200 V - CDM JESD22-C101E exceeds 1000 V - Multiple package options - Specified from -40 °C to +85 °C and -40 °C to +125 °C ## 3. Ordering information **Table 1. Ordering information** | Type number | Package | | | | | | | | | | |-------------|------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--| | | Temperature range Name Description | | | | | | | | | | | 74LVC00AD | -40 °C to +125 °C | SO14 | plastic small outline package; 14 leads;<br>body width 3.9 mm | SOT108-1 | | | | | | | | 74LVC00ADB | -40 °C to +125 °C | SSOP14 | plastic shrink small outline package; 14 leads;<br>body width 5.3 mm | SOT337-1 | | | | | | | | 74LVC00APW | -40 °C to +125 °C | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 | | | | | | | | 74LVC00ABQ | -40 °C to +125 °C | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 × 3 × 0.85 mm | SOT762-1 | | | | | | | **Quad 2-input NAND gate** ## 4. Functional diagram ## 5. Pinning information #### 5.1. Pinning #### 5.2. Pin description Table 2. Pin description | Symbol | Pin | Description | |-----------------|--------------|----------------| | 1A to 4A | 1, 4, 9, 12 | data input | | 1B to 4B | 2, 5, 10, 13 | data input | | 1Y to 4Y | 3, 6, 8,11 | data output | | GND | 7 | ground (0 V) | | V <sub>CC</sub> | 14 | supply voltage | **Quad 2-input NAND gate** ## 6. Functional description #### **Table 3. Function selection** $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level; \ X = don't \ care$ | Input | Output | | |-------|--------|----| | nA | nB | nY | | L | X | Н | | X | L | Н | | Н | Н | L | ## 7. Limiting values #### **Table 4. Limiting values** In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------|-------------------------|--------------------------------------|-----|------|-----------------------|------| | V <sub>CC</sub> | supply voltage | | | -0.5 | +6.5 | V | | I <sub>IK</sub> | input clamping current | V <sub>I</sub> < 0 V | | -50 | - | mA | | VI | input voltage | | [1] | -0.5 | +6.5 | V | | I <sub>OK</sub> | output clamping current | $V_O > V_{CC}$ or $V_O < 0 V$ | | - | ±50 | mA | | Vo | output voltage | output in HIGH or LOW-state | [2] | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>O</sub> | output current | $V_O = 0 V \text{ to } V_{CC}$ | | - | ±50 | mA | | I <sub>CC</sub> | supply current | | | - | 100 | mA | | I <sub>GND</sub> | ground current | | | -100 | - | mA | | P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> = -40 °C to +125 °C | [3] | - | 500 | mW | | T <sub>stg</sub> | storage temperature | | | -65 | +150 | °C | - [1] The minimum input voltage ratings may be exceeded if the input current ratings are observed. - [2] The output voltage ratings may be exceeded if the output current ratings are observed. - [3] For SOT108-1 (SO14) package: P<sub>tot</sub> derates linearly with 10.1 mW/K above 100 °C. For SOT337-1 (SSOP14) package: P<sub>tot</sub> derates linearly with 7.3 mW/K above 81 °C. For SOT402-1 (TSSOP14) package: P<sub>tot</sub> derates linearly with 7.3 mW/K above 81 °C. - For SOT762-1 (DHVQFN14) package: Ptot derates linearly with 9.6 mW/K above 98 °C. ## 8. Recommended operating conditions Table 5. Recommended operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|-------------------------------------|-----------------------------------|------|-----|-----------------|------| | V <sub>CC</sub> | supply voltage | | 1.65 | - | 3.6 | V | | | | functional | 1.2 | - | - | V | | VI | input voltage | | 0 | - | 5.5 | V | | Vo | output voltage | output HIGH or LOW state | 0 | - | V <sub>CC</sub> | V | | T <sub>amb</sub> | ambient temperature | | -40 | - | +125 | °C | | Δt/ΔV | input transition rise and fall rate | V <sub>CC</sub> = 1.65 V to 2.7 V | 0 | - | 20 | ns/V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | - | 10 | ns/V | **Quad 2-input NAND gate** ## 9. Static characteristics **Table 6. Static characteristics** At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | -40 | °C to +85 | S °C | -40 °C to | Unit | | |------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------|-----------|---------------------|-----------------------|---------------------|----| | | | | Min | Typ[1] | Max | Min | Max | | | V <sub>IH</sub> | HIGH-level | V <sub>CC</sub> = 1.2 V | 1.08 | - | - | 1.08 | - | V | | | input voltage | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65V <sub>CC</sub> | - | - | 0.65V <sub>CC</sub> | - | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | - | - | 1.7 | - | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2.0 | - | - | 2.0 | - | V | | V <sub>IL</sub> | LOW-level | V <sub>CC</sub> = 1.2 V | - | - | 0.12 | - | 0.12 | V | | | input voltage | V <sub>CC</sub> = 1.65 V to 1.95 V | - | - | 0.35V <sub>CC</sub> | - | 0.35V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | - | - | 0.7 | - | 0.7 | V | | | V <sub>CC</sub> = 2.7 V to 3.6 V | - | - | 0.8 | - | 0.8 | V | | | V <sub>OH</sub> | HIGH-level | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | 1 | | | output voltage | I <sub>O</sub> = -100 μA;<br>V <sub>CC</sub> = 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | - | - | V <sub>CC</sub> - 0.3 | - | V | | | | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 1.65 V | 1.2 | - | - | 1.05 | - | V | | | | $I_{O}$ = -8 mA; $V_{CC}$ = 2.3 V | 1.8 | - | - | 1.65 | - | V | | | | I <sub>O</sub> = -12 mA; V <sub>CC</sub> = 2.7 V | 2.2 | - | - | 2.05 | - | V | | | | I <sub>O</sub> = -18 mA; V <sub>CC</sub> = 3.0 V | 2.4 | - | - | 2.25 | - | V | | | | I <sub>O</sub> = -24 mA; V <sub>CC</sub> = 3.0 V | 2.2 | - | - | 2.0 | - | V | | V <sub>OL</sub> | LOW-level | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | | output voltage | I <sub>O</sub> = 100 μA;<br>V <sub>CC</sub> = 1.65 V to 3.6 V | - | - | 0.2 | - | 0.3 | V | | | | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 1.65 V | - | - | 0.45 | - | 0.65 | V | | | | I <sub>O</sub> = 8 mA; V <sub>CC</sub> = 2.3 V | - | - | 0.6 | - | 0.8 | V | | | | I <sub>O</sub> = 12 mA; V <sub>CC</sub> = 2.7 V | - | - | 0.4 | - | 0.6 | V | | | | I <sub>O</sub> = 24 mA; V <sub>CC</sub> = 3.0 V | - | - | 0.55 | - | 8.0 | V | | lį | input leakage<br>current | $V_{CC} = 3.6 \text{ V}; V_I = 5.5 \text{ V or GND}$ | - | ±0.1 | ±5 | - | ±20 | μA | | I <sub>CC</sub> | supply current | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND}; I_O = 0 \text{ A}$ | - | 0.1 | 10 | - | 40 | μA | | ΔI <sub>CC</sub> | additional supply current | per input pin;<br>V <sub>CC</sub> = 2.7 V to 3.6 V;<br>V <sub>I</sub> = V <sub>CC</sub> - 0.6 V; I <sub>O</sub> = 0 A | - | 5 | 500 | - | 5000 | μA | | Cı | input<br>capacitance | $V_{CC}$ = 0 V to 3.6 V;<br>$V_{I}$ = GND to $V_{CC}$ | - | 4.0 | - | - | - | pF | <sup>[1]</sup> All typical values are measured at $V_{CC}$ = 3.3 V (unless stated otherwise) and $T_{amb}$ = 25 °C. **Quad 2-input NAND gate** ## 10. Dynamic characteristics #### **Table 7. Dynamic characteristics** Voltages are referenced to GND (ground = 0 V). For test circuit see Fig. 7. | Symbol | Parameter | Conditions | -40 | °C to +85 | °C | -40 °C to | +125 °C | Unit | |--------------------|-------------------|------------------------------------------------|-----|-----------|-----|-----------|---------|------| | | | | Min | Typ[1] | Max | Min | Max | | | t <sub>pd</sub> | propagation delay | nA, nB to nY; see Fig. 6 [2] | | | | | | | | | | V <sub>CC</sub> = 1.2 V | - | 12 | - | - | - | ns | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.3 | 3.8 | 8.4 | 0.3 | 9.7 | ns | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.0 | 2.2 | 4.8 | 1.0 | 5.7 | ns | | | | V <sub>CC</sub> = 2.7 V | 1.0 | 2.3 | 5.1 | 1.0 | 5.9 | ns | | | | V <sub>CC</sub> = 3.0 V to 3.6 V | 0.5 | 2.0 | 4.3 | 0.5 | 5.1 | ns | | t <sub>sk(o)</sub> | output skew time | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ [3] | - | - | 1.0 | - | 1.5 | ns | | C <sub>PD</sub> | power dissipation | per gate; $V_I = GND$ to $V_{CC}$ [4] | | | | | | | | Ca | capacitance | V <sub>CC</sub> = 1.65 V to 1.95 V | - | 5.6 | - | - | - | pF | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | - | 8.9 | - | - | - | pF | | | | V <sub>CC</sub> = 3.0 V to 3.6 V | - | 11.8 | - | - | - | pF | - [1] Typical values are measured at T<sub>amb</sub> = 25 °C and V<sub>CC</sub> = 1.2 V, 1.8 V, 2.5 V, 2.7 V, and 3.3 V respectively. - [2] $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ . - [3] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design. - [4] $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu$ W). $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$ where: f<sub>i</sub> = input frequency in MHz; f<sub>o</sub> = output frequency in MHz C<sub>L</sub> = output load capacitance in pF V<sub>CC</sub> = supply voltage in Volts N = number of inputs switching $\Sigma(C_L \times V_{CC}^2 \times f_o) = \text{sum of the outputs}$ ### 10.1. Waveforms and test circuit $V_M = 1.5 \text{ V at } V_{CC} \ge 2.7 \text{ V}.$ $V_M = 0.5 \times V_{CC}$ at $V_{CC} < 2.7 \text{ V}$ . V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage levels that occur with the output load. Fig. 6. The input (nA, nB) to output (nY) propagation delays #### **Quad 2-input NAND gate** 001aaf615 Test data is given in <u>Table 8</u>. Definitions for test circuit: R<sub>L</sub> = Load resistance C<sub>L</sub> = Load capacitance including jig and probe capacitance $R_{T}$ = Termination resistance should be equal to output impedance $Z_{\text{o}}$ of the pulse generator Fig. 7. Test circuit for measuring switching times Table 8. Test data | Supply voltage | Input | | Load | | |------------------|-----------------|---------------------------------|----------------|----------------| | | V <sub>I</sub> | t <sub>r</sub> , t <sub>f</sub> | C <sub>L</sub> | R <sub>L</sub> | | 1.2 V | V <sub>CC</sub> | ≤ 2 ns | 30 pF | 1 kΩ | | 1.65 V to 1.95 V | V <sub>CC</sub> | ≤ 2 ns | 30 pF | 1 kΩ | | 2.3 V to 2.7 V | V <sub>CC</sub> | ≤ 2 ns | 30 pF | 500 Ω | | 2.7 V | 2.7 V | ≤ 2.5 ns | 50 pF | 500 Ω | | 3.0 V to 3.6 V | 2.7 V | ≤ 2.5 ns | 50 pF | 500 Ω | **Quad 2-input NAND gate** ## 11. Package outline #### SO14: plastic small outline package; 14 leads; body width 3.9 mm SOT108-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 8.75<br>8.55 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | 0.35<br>0.34 | 0.16<br>0.15 | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|--------|--------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT108-1 | 076E06 | MS-012 | | | <del>99-12-27</del><br>03-02-19 | Package outline SOT108-1 (SO14) ### **Quad 2-input NAND gate** #### SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm SOT337-1 Fig. 9. Package outline SOT337-1 (SSOP14) **Product data sheet** #### **Quad 2-input NAND gate** TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm SOT402-1 Fig. 10. Package outline SOT402-1 (TSSOP14) MO-153 Downloaded from Arrow.com. 99-12-27 03-02-18 SOT402-1 **Quad 2-input NAND gate** Fig. 11. Package outline SOT762-1 (DHVQFN14) **Quad 2-input NAND gate** ## 12. Abbreviations #### **Table 9. Abbreviations** | Acronym | Description | |---------|-----------------------------------------| | CDM | Charged Device Model | | CMOS | Complementary Metal Oxide Semiconductor | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | НВМ | Human Body Model | | MM | Machine Model | | TTL | Transistor-Transistor Logic | ## 13. Revision history #### Table 10. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------|--------------|--|--|--|--| | 74LVC00A v.8 | 20200824 | Product data sheet | - | 74LVC00A v.7 | | | | | | Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the identity guidelines of Nexperia.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> <li>Table 4: Derating values for P<sub>tot</sub> total power dissipation have been updated.</li> <li>Package outline drawing of SOT762-1 (Fig. 11) updated.</li> </ul> | | | | | | | | | 74LVC00A v.7 | 20120425 | Product data sheet | - | 74LVC00A v.6 | | | | | | Modifications: | • <u>Table 2</u> : Errata in pin | description corrected. | | | | | | | | 74LVC00A v.6 | 20120106 | Product data sheet | - | 74LVC00A v.5 | | | | | | Modifications: | of NXP Semiconduct Legal texts have bee | ta sheet has been redesi<br>ors.<br>In adapted to the new cor<br>le 6, Table 7 and Table 8 | mpany name where appro | opriate. | | | | | | 74LVC00A v.5 | 20030904 | Product specification | - | 74LVC00A v.4 | | | | | | 74LVC00A v.4 | 20030507 | Product specification | - | 74LVC00A v.3 | | | | | | 74LVC00A v.3 | 20020305 | Product specification | - | 74LVC00A v.2 | | | | | | 74LVC00A v.2 | 19980428 | Product specification | - | 74LVC00A v.1 | | | | | | 74LVC00A v.1 | 19970811 | Product specification | - | - | | | | | 11 / 13 #### **Quad 2-input NAND gate** ### 14. Legal information #### **Data sheet status** | Document status [1][2] | Product status [3] | Definition | |--------------------------------|--------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short]<br>data sheet | Production | This document contains the product specification. | - Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>. #### **Definitions** **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia. In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia. Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### **Trademarks** Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 74LVC00A All information provided in this document is subject to legal disclaimers. © Nexperia B.V. 2020. All rights reserved #### **Quad 2-input NAND gate** ## **Contents** | 1. General description | 1 | |-------------------------------------|----| | 2. Features and benefits | 1 | | 3. Ordering information | 1 | | 4. Functional diagram | 2 | | 5. Pinning information | 2 | | 5.1. Pinning | 2 | | 5.2. Pin description | 2 | | 6. Functional description | 3 | | 7. Limiting values | 3 | | 8. Recommended operating conditions | 3 | | 9. Static characteristics | 4 | | 10. Dynamic characteristics | 5 | | 10.1. Waveforms and test circuit | 5 | | 11. Package outline | 7 | | 12. Abbreviations | 11 | | 13. Revision history | 11 | | 14. Legal information | 12 | | | | For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 24 August 2020 <sup>©</sup> Nexperia B.V. 2020. All rights reserved