Distributed by:

JAMECO

ELECTRONICS

www.Jameco.com + 1-800-831-4242

The content and copyrights of the attached material are the property of its owner.

Jameco Part Number 1211897



July 1999 Revised March 2005

# 74LVTH273 Low Voltage Octal D-Type Flip-Flop with Clear

### **General Description**

The LVTH273 is a high-speed, low-power positive-edge-triggered octal D-type flip-flop featuring separate D-type inputs for each flip-flop. A buffered Clock (CP) and Clear  $\overline{(\text{CLR})}$  are common to all flip-flops.

The state of each D-type input, one setup time before the positive clock transition, is transferred to the corresponding flip-flop's output.

The LVTH273 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

These octal flip-flops are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVTH273 is fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining low power dissipation.

#### **Features**

- $\blacksquare$  Input and output interface capability to systems at 5V  $\rm V_{CC}$
- Bushold on the data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Outputs source/sink -32 mA/+64 mA
- Functionally compatible with the 74 series 273
- Latch-up performance exceeds 500 mA
- ESD performance:

Human-body model > 2000V Machine model > 200V Charged-device model > 1000V

### **Ordering Code:**

| Order Number                 | Package<br>Number | Package Description                                                                 |
|------------------------------|-------------------|-------------------------------------------------------------------------------------|
| 74LVTH273WM                  | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide          |
| 74LVTH273SJ                  | M20D              | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74LVTH273MTC                 | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide         |
| 74LVTH273MTCX_NL<br>(Note 1) | MTC20             | Pb-Free 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

Pb-Free package per JEDEC J-STD-020B.

Note 1: "\_NL" indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.

### **Logic Symbols**





### **Connection Diagram**



### **Pin Descriptions**

| Pin Names                      | Description       |
|--------------------------------|-------------------|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs       |
| CP                             | Clock Pulse Input |
| CLR                            | Clear             |
| O <sub>0</sub> -O <sub>7</sub> | Outputs           |

### **Truth Table**

|                | Outputs |     |                |
|----------------|---------|-----|----------------|
| D <sub>n</sub> | СР      | CLR | O <sub>n</sub> |
| Н              | ~       | Н   | Н              |
| L              | ~       | Н   | L              |
| X              | H or L  | Н   | O <sub>o</sub> |
| X              | Х       | L   | L              |

H = HIGH Voltage Level

### **Functional Description**

The LVTH273 consists of eight positive-edge-triggered flip-flops with individual D-type inputs. The buffered Clock and Clear are common to all flip-flops. The eight flip-flops will store the state of their individual D-type inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. When the Clock is either HIGH or LOW, the D-input signal has no effect at the output. When the Clear  $(\overline{CLR})$  is LOW, all Outputs will be forced LOW.

### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

L = LOW Voltage Level

X = Immaterial

 $<sup>\</sup>sim$  = LOW-to-HIGH Transition  $O_0$  = Previous  $O_0$  before HIGH-to-LOW of CP

#### Absolute Maximum Ratings(Note 2) Symbol Parameter Value Conditions Units -0.5 to +4.6 ٧ Supply Voltage $V_{CC}$ ٧ DC Input Voltage -0.5 to +7.0 $V_{I}$ DC Output Voltage -0.5 to +7.0 Output in HIGH or LOW State (Note 3) ٧ Vo DC Input Diode Current V<sub>I</sub> < GND -50 mΑ $I_{IK}$ DC Output Diode Current -50 V<sub>O</sub> < GND $I_{OK}$ mΑ DC Output Current 64 V<sub>O</sub> > V<sub>CC</sub> Output at HIGH State $I_{O}$ mΑ Output at LOW State 128 V<sub>O</sub> > V<sub>CC</sub> DC Supply Current per Supply Pin ±64 mΑ Icc DC Ground Current per Ground Pin ±128 mΑ $I_{GND}$ Storage Temperature -65 to +150 ٥С $T_{STG}$

### **Recommended Operating Conditions**

| Symbol          | Parameter                                                            | Min | Max | Units |
|-----------------|----------------------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub> | Supply Voltage                                                       | 2.7 | 3.6 | V     |
| V <sub>I</sub>  | Input Voltage                                                        | 0   | 5.5 | V     |
| I <sub>OH</sub> | HIGH Level Output Current                                            |     | -32 | mA    |
| I <sub>OL</sub> | LOW Level Output Current                                             |     | 64  | mA    |
| T <sub>A</sub>  | Free-Air Operating Temperature                                       | -40 | 85  | °C    |
| Δt/ΔV           | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0   | 10  | ns/V  |

Note 2: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 3: Io Absolute Maximum Rating must be observed.

#### **DC Electrical Characteristics**

|                      | Parameter                        |               | .,                     | T <sub>A</sub> =-40°C to +85°C |  |      |                                        |                                        |
|----------------------|----------------------------------|---------------|------------------------|--------------------------------|--|------|----------------------------------------|----------------------------------------|
| Symbol               |                                  |               | v <sub>cc</sub><br>(v) | Min Typ<br>(Note 4             |  | Max  | Units                                  | Conditions                             |
| V <sub>IK</sub>      | Input Clamp Diode Voltage        |               | 2.7                    |                                |  | -1.2 | V                                      | I <sub>I</sub> = -18 mA                |
| V <sub>IH</sub>      | Input HIGH Voltage               |               | 2.7-3.6                | 2.0                            |  |      | V                                      | $V_0 \le 0.1V$ or                      |
| V <sub>IL</sub>      | Input LOW Voltage                |               | 2.7-3.6                |                                |  | 0.8  | V                                      | $V_O \ge V_{CC} - 0.1V$                |
| V <sub>OH</sub>      | Output HIGH Voltage              |               | 2.7-3.6                | V <sub>CC</sub> - 0.2          |  |      |                                        | I <sub>OH</sub> = -100 μA              |
|                      |                                  |               | 2.7                    | 2.4                            |  |      | V                                      | I <sub>OH</sub> = -8 mA                |
|                      |                                  |               | 3.0                    | 2.0                            |  |      |                                        | I <sub>OH</sub> = -32 mA               |
| V <sub>OL</sub>      | Output LOW Voltage               |               | 2.7                    |                                |  | 0.2  |                                        | I <sub>OL</sub> = 100 μA               |
|                      |                                  |               | 2.7                    |                                |  | 0.5  |                                        | I <sub>OL</sub> = 24 mA                |
|                      |                                  |               | 3.0                    |                                |  | 0.4  | V                                      | I <sub>OL</sub> = 16 mA                |
|                      |                                  |               |                        |                                |  | 0.5  |                                        | I <sub>OL</sub> = 32 mA                |
|                      |                                  |               | 3.0                    |                                |  | 0.55 |                                        | I <sub>OL</sub> = 64 mA                |
| I <sub>I(HOLD)</sub> | Bushold Input Minimum D          | rive          | 3.0                    | 75                             |  |      | μА                                     | $V_{I} = 0.8V$                         |
|                      |                                  |               |                        | -75                            |  |      | μΛ                                     | V <sub>I</sub> = 2.0V                  |
| I <sub>I(OD)</sub>   | Bushold Input Over-Drive         |               | 3.0                    | 500                            |  |      | μА                                     | (Note 5)                               |
|                      | Current to Change State          |               |                        | -500                           |  |      | μΛ                                     | (Note 6)                               |
| I <sub>I</sub>       | Input Current                    |               | 3.6                    |                                |  | 10   | μΑ                                     | V <sub>I</sub> = 5.5V                  |
|                      |                                  | Control Pins  | 3.6                    |                                |  | ±1   | μΑ                                     | V <sub>I</sub> = 0V or V <sub>CC</sub> |
|                      |                                  | Data Pins 3.6 |                        |                                |  | -5   | μΑ                                     | $V_I = 0V$                             |
|                      | Data                             |               | 3.0                    |                                |  | 1    | μΑ                                     | $V_I = V_{CC}$                         |
| l <sub>OFF</sub>     | Power Off Leakage Current        |               | 0                      |                                |  | ±100 | μΑ                                     | $0V \le V_I \text{ or } V_O \le 5.5V$  |
| I <sub>CCH</sub>     | Power Supply Current             |               | 3.6                    |                                |  | 0.19 | mA                                     | Outputs HIGH                           |
| I <sub>CCL</sub>     | Power Supply Current             |               | 3.6                    |                                |  | 5    | mA                                     | Outputs LOW                            |
| $\Delta I_{CC}$      | Increase in Power Supply Current |               | 3.6                    |                                |  | 0.2  | mA                                     | One Input at V <sub>CC</sub> – 0.6V    |
|                      | (Note 7)                         |               |                        |                                |  |      | Other Inputs at V <sub>CC</sub> or GND |                                        |

## DC Electrical Characteristics (Continued) Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

 $\textbf{Note 7:} \ This is the increase in supply current for each input that is at the specified voltage level rather than $V_{CC}$ or GND.$ 

## **Dynamic Switching Characteristics** (Note 8)

| Symbol           | Parameter                                    | v <sub>cc</sub> | $T_A = 25$ °C |         |  | Units | Conditions                       |  |
|------------------|----------------------------------------------|-----------------|---------------|---------|--|-------|----------------------------------|--|
| Symbol           | r al allietei                                | (V)             | Min           | Тур Мах |  | Units | $C_L = 50$ pF, $R_L = 500\Omega$ |  |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |               | 0.8     |  | V     | (Note 9)                         |  |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic VOL             | 3.3             |               | -0.8    |  | V     | (Note 9)                         |  |

Note 8: Characterized in SOIC package. Guaranteed parameter, but not tested.

Note 9: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

### **AC Electrical Characteristics**

| Symbol           |                      | Parameter                  | $C_L = 50 \text{ pF, } R_L = 500 \Omega$ $V_{CC} = 3.3 \text{V} \pm 0.3 \text{V}$ $V_{CC} = 2.7 \text{V}$ |                  | Units |     |     |     |
|------------------|----------------------|----------------------------|-----------------------------------------------------------------------------------------------------------|------------------|-------|-----|-----|-----|
|                  |                      |                            | Min                                                                                                       | Typ<br>(Note 10) | Max   | Min | Max |     |
| f <sub>MAX</sub> | Maximum Clock Fr     | equency                    | 150                                                                                                       |                  |       | 150 |     | MHz |
| t <sub>PLH</sub> | Propagation Delay    |                            | 1.7                                                                                                       |                  | 4.9   | 1.7 | 5.5 | ns  |
| t <sub>PHL</sub> | CP to O <sub>n</sub> |                            | 1.9                                                                                                       |                  | 4.8   | 1.9 | 5.1 | 115 |
| t <sub>PHL</sub> | Propagation Delay    | CLR to O <sub>n</sub>      | 1.6                                                                                                       |                  | 4.8   | 1.6 | 5.4 | ns  |
| t <sub>W</sub>   | Pulse Duration       |                            | 3.3                                                                                                       |                  |       | 3.3 |     | ns  |
| t <sub>S</sub>   | Setup Time           | Data HIGH or LOW before CP | 2.3                                                                                                       |                  |       | 2.7 |     | no  |
|                  |                      | CLR HIGH before CP         | 2.3                                                                                                       |                  |       | 2.7 |     | ns  |
| t <sub>H</sub>   | Hold Time            | Data HIGH or LOW after CP  | 0                                                                                                         |                  |       | 0   |     | ns  |

Note 10: All typical values are at  $V_{CC} = 3.3V$ ,  $T_A = 25$ °C.

### Capacitance (Note 11)

| Symbol           | Parameter          | Conditions                                     | Typical | Units |
|------------------|--------------------|------------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$         | 3       | pF    |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V, V_{C} = 0V \text{ or } V_{CC}$ | 6       | pF    |

Note 11: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883B, Method 3012.



20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B

### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 2.6±0.10 0.40 TYP --A-5.01 TYP 5.3±0.10 9.27 TYP 7.8 -B-3.9 ○ 0.2 C B A ALL LEAD TIPS 10 PIN #1 IDENT.-0.6 TYP 1.27 TYP -LAND PATTERN RECOMMENDATION ALL LEAD TIPS SEE DETAIL A 0.1 C 2.1 MAX. 1.8±0.1 0.15±0.05 0.15-0.25 -1.27 TYP 0.35-0.51 **♦** 0.12 **⋈** C A DIMENSIONS ARE IN MILLIMETERS GAGE PLANE 0.25 NOTES: A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. 0.60±0.15 SEATING PLANE 1.25 -M20DRevB1 DETAIL A Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D

### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)







#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M. 1982.



SEE DETAIL A

MTC20REVD1

20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com