December 2013 # FAN6204 mWSaver™ Synchronous Rectification Controller for Flyback and Forward Freewheeling Rectification #### **Features** - mWSaver<sup>™</sup> Technology: - Internal Green Mode to Stop SR Switching for Lower No-Load Power Consumption - 1.1 mA Ultra-Low Green Mode Operating Current - SR Controller - Suited for Flyback Converter in QR, DCM, and CCM Operation - Suited for Forward Freewheeling Rectification - PWM Frequency Tracking with Secondary-Side Winding Voltage Detection - Ultra-Low V<sub>DD</sub> Operating Voltage for Various Output Voltage Applications (5 V~24 V) - V<sub>DD</sub> Pin Over-Voltage Protection (OVP) - 12 V (Typical) Gate Driver Clamp - 8-Pin SOP Package ## **Applications** - AC/DC NB Adapters - Open-Frame SMPS - Battery Charger ## Description FAN6204 is a secondary-side synchronous rectification (SR) controller to drive SR MOSFET for improving efficiency. The IC is suitable for flyback converters and forward free-wheeling rectification. FAN6204 can be applied in continuous or discontinuous conduction mode (CCM and DCM) and quasi-resonant (QR) flyback converters based on the proprietary innovative linear-predict timing-control technique. The benefits of this technique include a simple control method without current-sense circuitry to accomplish noise immunity. With PWM frequency tracking and secondary-side winding voltage detection, FAN6204 can operate in both fixed- and variable-frequency systems. In Green Mode, the SR controller stops all SR switching operation to reduce the operating current. Power consumption is maintained at minimum level in light-load condition. ## Ordering Information | Part Number | Operating<br>Temperature Range | Package | Packing Method | | |-------------|--------------------------------|------------------------------------|----------------|--| | FAN6204MY | -40°C to +105°C | 8-Pin, Small Outline Package (SOP) | Tape & Reel | | ## **Application Diagrams** Figure 1. Typical Application Circuit for Flyback Converter Figure 2. Typical Application Circuit for Forward Freewheeling Rectification ## **Internal Block Diagram** Figure 3. Functional Block Diagram ## **Marking Information** **f**: Fairchild Logo Z: Plant Code X: Year Code Y: Week Code TT: Die Run Code T: Package Type (N = DIP, M = SOP) P: Y = Green Package M: Manufacturing Flow Code Figure 4. Marking Diagram ## **Pin Configuration** Figure 5. Pin Assignments ## **Pin Definitions** | Pin# | Name | Description | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | Signal Ground | | 2 | AGND | Signal Ground | | 3 | GATE | Driver Output. The totem-pole output driver for driving the power MOSFET. | | 4 | GND | Ground. MOSFET source connection. | | 5 | VDD | Power Supply. The threshold voltages for startup and turn-off are 4.8 V and 4.5 V, respectively. | | 6 | AGND | Signal Ground | | 7 | RES | <b>Reset Control</b> of linear predict. The RES pin is used to detect the output voltage level through a voltage divider. An internal current source, I <sub>DISCHR</sub> , is modulated by the voltage level on the RES pin. | | 8 | LPC | <b>Winding Detection</b> . This pin is used to detect the voltage on the winding during the on-time period of the primary GATE. | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Min. | Max. | Unit | | |------------------|-----------------------------------------|------|------|------|--| | $V_{DD}$ | DC Supply Voltage | | 30 | V | | | VL | LPC, RES | -0.3 | 7.0 | V | | | P <sub>D</sub> | Power Dissipation(T <sub>A</sub> =25°C) | | 45 | W | | | $\Theta_{JA}$ | Thermal Resistance (Junction-to-Air) | | 151 | °C/W | | | $\Theta_{JC}$ | Thermal Resistance (Junction-to-Case) | | 58 | °C/W | | | T <sub>STG</sub> | Storage Temperature Range | -55 | +150 | °C | | | $T_L$ | Lead Temperature (Soldering 10 Seconds) | | +260 | °C | | | ESD | Human Body Model | | 5 | kV | | | ESD | Charged Device Model | | 2 | KV | | #### Notes: - Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. - 2. All voltage values, except differential voltages, are given with respect to GND pin. ## **Electrical Characteristics** $V_{DD}$ =15 V and $T_A$ =25°C unless otherwise noted. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------|------| | V <sub>OP</sub> | Continuously Operating Voltage | | V <sub>DD</sub> - | | 28.5 | V | | $V_{DD\text{-}ON}$ | Turn-On Threshold Voltage | | 4.3 | 4.8 | 5.3 | V | | V <sub>DD-OFF</sub> | Turn-Off Threshold Voltage | | 4.0 | 4.5 | 5.0 | V | | V <sub>DD-HYST</sub> | V <sub>DD-ON</sub> - V <sub>DD-OFF</sub> | | 0.1 | 0.3 | 0.5 | V | | I <sub>DD-OP</sub> | Operating Current | $V_{DD}$ =15 V, $L_{PC}$ =50 kHz, MOSFET $C_{ISS}$ =6000 pF | | 7 | 8 | mA | | I <sub>DD-GREEN</sub> | Operating Current in Green Mode | V <sub>DD</sub> =15 V | | 1.1 | 1.3 | mA | | I <sub>DD-ST</sub> | Startup Current | V <sub>DD</sub> < V <sub>DD-ON</sub> | | 150 | 200 | μΑ | | $V_{DD\text{-}OVP}$ | V <sub>DD</sub> Over-Voltage Protection | | 26 | 27.5 | 28.5 | V | | V <sub>DD-OVP-HYST</sub> | Hysteresis Voltage for V <sub>DD</sub> OVP | | 1.8 | 2.1 | 2.4 | V | | t <sub>VDD-OVP</sub> | V <sub>DD</sub> OVP Debounce Time | | 40 | 70 | 100 | μS | | Output Drive | er Section | | | | | • | | Vz | Gate Output Clamp Voltage | | 10 | 12 | 14 | V | | V <sub>OL</sub> | Output Voltage Low | V <sub>DD</sub> =6 V, I <sub>O</sub> =50 mA | | | 0.5 | V | | V <sub>OH</sub> | Output Voltage High | V <sub>DD</sub> =6 V, I <sub>O</sub> =50 mA | 4 | | | V | | | | V <sub>DD</sub> =12 V, C <sub>L</sub> =6 nF, OUT=2 V~9 V | 30 | 70 | 120 | ns | | t <sub>R</sub> | Rising Time | V <sub>DD</sub> =6 V, C <sub>L</sub> =6 nF, OUT=0.4 V~4 V | 70 | 120 | 170 | ns | | | | V <sub>DD</sub> =12 V, C <sub>L</sub> =6 nF, OUT=9 V~2 V | 20 | 50 | 100 | ns | | $t_{F}$ | Falling Time | V <sub>DD</sub> =6 V, C <sub>L</sub> =6 nF, OUT=4 V~0.4 V | 20 | 90 | 130 | ns | | t <sub>PD_HIGH_LPC</sub> | Propagation Delay to Turn-on<br>Gate (LPC Trigger) | t <sub>R</sub> : 0 V~2 V, V <sub>DD</sub> =12 V | | 250 | | ns | | t <sub>PD_LOW_LPC</sub> | Propagation Delay to Turn-off<br>Gate (LPC Trigger) <sup>(3)</sup> | t <sub>F</sub> : 100%~90%, V <sub>DD</sub> =12 V | | 180 | | ns | | t <sub>MAX-PERIOD</sub> | Limitation between LPC Rising Edge to Gate Falling Edge | | 22.5 | 25.0 | 28.0 | μS | | V <sub>PMOS-ON</sub> | Internal PMOS Turn-On to Pull-HIGH Gate <sup>(3)</sup> | | | 8.3 | | V | | V <sub>PMOS-ON-</sub> | Hysteresis Voltage On <sup>(3)</sup> | | | 0.9 | 'n | V | | t <sub>INHIBIT</sub> | Gate Inhibit Time | M2 Option (Enable) | 1.6 | 2.2 | 2.8 | μS | | V <sub>GATE-PULL</sub> - | Gate Pull-HIGH Voltage | V <sub>DD</sub> =5 V | 4.5 | | | V | | LPC Section | 1 | | | | | | | t <sub>BNK</sub> | Blanking Time for Charging C <sub>T</sub> | | 400 | 500 | 600 | ns | | t <sub>DELAY-COMP</sub> | Sampling Continuous Time for t <sub>BNK</sub> | Compensation <sup>(3)</sup> | | 1 | | μS | | V <sub>LPC-SOURCE</sub> | LPC Lower Clamp Voltage | Source I <sub>LPC</sub> =5 µA | 0.1 | 0.2 | 0.3 | V | | I <sub>LPC-SOURCE</sub> | LPC Source Current | V <sub>LPC</sub> =0 V | 40 | 80 | 120 | μА | | V <sub>LPC-EN</sub> | Threshold Voltage to Enabled SR<br>Switching | V <sub>LPC-EN</sub> =V <sub>LPC-HIGH</sub> x 0.83 at V <sub>LPC-HIGH</sub> x 0.83< 2 V, V <sub>O</sub> =15 V, V <sub>O</sub> =V <sub>DD</sub> , V <sub>LPC-HIGH</sub> =1.2 V | 0.85 | 1.00 | 1.15 | V | | V <sub>EN-CLAMP</sub> | Threshold Clamp Voltage to $V_{LPC-EN}=2 \text{ V at } V_{LPC-HIGH} \times 0.83 > 2 \text{ V}$ Enable SR Switching | | | 2 | | V | | V <sub>LPC-TH-HIGH</sub> | Threshold Voltage on LPC Rising Edge | Decrease VLPC from 0.05<br>Vo+0.05, V <sub>O</sub> =15 V, V <sub>O</sub> =V <sub>DD</sub> | 0.7 | 0.8 | 0.9 | V | | t <sub>BNK-DIS</sub> | Blanking Time at the Falling Edge of V <sub>LPC</sub> | Prevent LPC Spike to Turn-Off Gate | | 350 | | ns | ## **Electrical Characteristics** $V_{DD}$ =15 V and $T_A$ =25°C unless otherwise noted. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|------|------|-------| | LPC Section | n (Continued) | | • | • | • | • | | V <sub>LPC-CLAMP-H</sub> | Higher Clamp Voltage <sup>(3)</sup> | | | 6 | | V | | V <sub>LPC-DIS</sub> | LPC Voltage to Disable SR Gate | | 4.0 | 4.2 | 4.4 | V | | t <sub>LPC-HIGH</sub> | Debounce Time for Disable SR Gate | | | 1 | | μS | | t <sub>LPC-EN-RES</sub> | Debounce time to Reset V <sub>LPC-EN</sub> wh | en LPC Signal is Absent | | 100 | | μS | | RES Section | n | | • | | | | | V <sub>RES-EN</sub> | Threshold Voltage of V <sub>RES</sub> to Enabl | e SR MOSFET | 0.60 | 0.75 | 0.90 | V | | t <sub>RES-LOW</sub> | Debounce Time to Disable RES Fu | nction | | 1 | 2 | μs | | V <sub>RES-CLAMP-H</sub> | Higher Clamp Voltage <sup>(3)</sup> | | | 6 | | V | | K <sub>RES-DROP</sub> | RES Dropping Protection Ratio with | nin One Cycle | | 90 | | % | | t <sub>RES-DROP</sub> | Debounce Time for RES Voltage-D | rop Protection | | 1.5 | | μs | | Internal Tim | ning Section | | | | | | | t <sub>CT</sub> | Linear Operation Range of C <sub>T</sub> | V <sub>LPC</sub> =1.5 V | 27 | 30 | 33 | μS | | V | Linear Operation Range of LPC to | V <sub>DD</sub> <5 V | 0.8 | | 3.4 | V | | $V_{LPC-OP}$ | Charge C <sub>T</sub> | V <sub>DD</sub> >5 V | 0.8 | | 4.0 | V | | | Linear Operation Range of RES to | V <sub>DD</sub> <5 V | 0.8 | | 3.4 | V | | $V_{RES-OP}$ | Discharge C <sub>T</sub> | V <sub>DD</sub> >5 V | 0.8 | | 4.0 | V | | Ratio <sub>LPC-RES</sub> | Ratio Between LPC and RES | | | 5.00 | 5.35 | | | t <sub>LPC-EN</sub> | Minimum LPC Time to Enable SR Switching, V <sub>LPC-HIGH</sub> >V <sub>LPC-EN</sub> | | 0.9 | 1.1 | 1.3 | μs | | t <sub>gate-limit</sub> | $t_{on-SR}(n+1) < t_{gate-limit} X t_{on-SR}(n)$ | | 105 | | 120 | % | | Green Secti | ion | | | | _ | | | t <sub>GREEN-OFF</sub> | C <sub>⊤</sub> Capacitor t <sub>DIS</sub> Time to Leave Green Mode | f <sub>S</sub> =65 kHz | 4.60 | 5.35 | 6.10 | μs | | t <sub>GREEN-ON</sub> | C <sub>T</sub> Capacitor t <sub>DIS</sub> Time to Enter<br>Green Mode | f <sub>S</sub> =65 kHz | 4.25 | 4.80 | 5.35 | μs | | t <sub>GREEN-TIME-</sub> | Cycle Time to Enter Green Mode | C <sub>T</sub> Discharge Time < t <sub>GREEN-ON</sub> | | 3 | | Times | | t <sub>GREEN-TIME</sub> | Cycle Time to Leave Green Mode | C <sub>T</sub> Discharge Time > t <sub>GREEN-OFF</sub> | | 7 | | Times | | $t_{\text{GREEN-ENTER}}$ | No Gate Signal to Enter Green Mod | de <sup>(3)</sup> | | 75 | | μs | | Causal Fun | ction Section | | | | | | | tCAUSAL | Once t <sub>S-PWM</sub> (n+1) > t <sub>CAUSAL</sub> Xt <sub>S-PWM</sub> (n), SR Stops Switching and Enter Green Mode | f <sub>S</sub> =65 kHz → 40 kHz | | 120 | | % | | t <sub>DEAD-CAUSAL</sub> | SR Turn-off Dead Time by Causal Function | f <sub>S</sub> =65 kHz | 380 | 580 | 780 | ns | | t <sub>DEAD-CFR</sub> | Dead Time to Shrink SR ON Time | CFR (Causal Function Regulator) | | 150 | | ns | | t <sub>DEAD-RE-CFR</sub> | SR ON Time Narrowed Down Width when t <sub>DEAD-CFR</sub> Triggered | | | 1.5 | | μS | | Internal Ove | er-Temperature Protection Section | | | | | | | T <sub>OTP</sub> | Internal Threshold Temperature for OTP <sup>(3)</sup> | | | 140 | | °C | | T <sub>OTP-HYST</sub> | Hysteresis Temperature for Internal OTP <sup>(3)</sup> | | | 20 | | °C | #### Note: 3. Guaranteed by design. ## **Typical Performance Characteristics** Figure 6. Turn-On Threshold Voltage Figure 7. Turn-Off Threshold Voltage Figure 8. Startup Current Figure 9. Operating Current Figure 10. Operating Current in Green Mode Figure 11. Gate Output Clamping Voltage ## **Typical Performance Characteristics** (Continued) Figure 12. LPC Source Current Figure 14. Threshold Voltage of VRES Figure 15. Ratio between LPC and RES Figure 16. Minimum LPC Enable Time Figure 17. Maximum Period between LPC Rising Edge to Gate Falling Edge ## **Functional Description** Figure 18. Typical Waveforms of Linear-Predict Timing Control in CCM and DCM/QR Flyback #### **Linear Predict Timing Control** The SR MOSFET turn-off timing is determined by linear-predict timing control and the operation principle is based on the volt-second balance theorem. The volt-second balance theorem states that the inductor average voltage is zero during a switching period in steady state, so the charge voltage and charge time product is equal to the discharge voltage and discharge time product. In flyback converters, the charge voltage on the magnetizing inductor is input voltage ( $V_{\text{IN}}$ ), while the discharge voltage is $nV_{\text{OUT}}$ , as the typical waveforms show in Figure 18. The following equation can be drawn: $$V_{IN} \cdot t_{PM,ON} = n \cdot V_{OUT} \cdot t_{I,DIS} \tag{1}$$ where $t_{PM,ON}$ is inductor charge time and $t_{L,DIS}$ is inductor discharge time. FAN6204 uses the LPC and RES pins with two sets of voltage dividers to sense DET voltage ( $V_{DET}$ ) and output voltage ( $V_{OUT}$ ), respectively; so $V_{IN}/n$ , $t_{PM.ON}$ , and $V_{OUT}$ can be obtained. As a result, $t_{L,DIS}$ , which is the on-time of SR MOSFET, can be predicted by Equation (1). As shown in Figure 18, the SR MOSFET is turned on when the SR MOSFET body diode starts conducting and DET voltage drops to zero. The SR MOSFET is turned off by linear-predict timing control. #### **Circuit Realization** The linear-predict timing-control circuit generates a replica ( $V_{CT}$ ) of magnetizing current of flyback transformer using internal timing capacitor ( $C_T$ ), as shown in Figure 19. Using the internal capacitor voltage, the inductor discharge time ( $t_{L.DIS}$ ) can be detected indirectly, as shown in Figure 18. When $C_T$ is discharged to zero, the SR controller turns off the SR MOSFET. Figure 19. Simplified Linear-Predict Block The voltage-second balance equation for the primaryside inductance of the flyback converter is given in Equation (1). Inductor current discharge time is given as: $$t_{L,DIS} = \frac{V_{IN} \cdot t_{PM.ON}}{n \cdot V_{OUT}} \tag{2}$$ The voltage scale-down ratio between RES and LPC is defined as K below: $$K = \frac{R_4 / (R_3 + R_4)}{R_2 / (R_1 + R_2)} \tag{3}$$ During $t_{PM.ON}$ , the charge current of $C_T$ is $i_{CHR}$ - $i_{DICHR}$ , while during $t_{L.DIS}$ , the discharge current is $i_{DICHR}$ . As a result, the current-second balance equation for internal timing capacitor ( $C_T$ ) can be derived from: $$\left(\frac{5}{K} \cdot \left(\frac{V_{IN}}{n} + V_{OUT}\right) - V_{OUT}\right) \cdot t_{PM.ON} = V_{OUT} \cdot t_{CT.DIS} \tag{4}$$ Therefore, the discharge time of $C_T$ is given as: $$t_{CT.DIS} = \frac{(\frac{5}{K} \cdot (\frac{V_{IN}}{n} + V_{OUT}) - V_{OUT}) \cdot t_{PM.ON}}{V_{OUT}}$$ (5) When the voltage scale-down ratio between RES and LPC (K) is five (5), the discharge time of $C_T$ ( $t_{CT.DIS}$ ) is the same as inductor current discharge time ( $t_{L.DIS}$ ). However, considering the tolerance of voltage divider resistors and internal circuit, the scale-down ratio (K) should be larger than five (5) to guarantee that $t_{CT.DIS}$ is shorter than $t_{L.DIS}$ . It is typical to set K around 5~5.5. Referring to Figure 18; when LPC voltage is higher than $V_{LPC-EN}$ over a blanking time ( $t_{LPC-EN}$ ) and lower than $V_{LPC-TH-HIGH}$ (0.05 $V_{OUT}$ ), then SR MOSFET can be triggered. Therefore, $V_{LPC-EN}$ must be lager than $V_{LPC-TH-HIGH}$ or the SR MOSFET cannot be turned on. When designing the voltage divider of LPC, $R_1$ and $R_2$ should be considered as: $$0.83 \cdot \frac{R_2}{R_1 + R_2} \cdot (\frac{V_{IN.MIN}}{n} + V_{OUT}) > 0.05V_{OUT} + 0.3$$ (6) On the other hand, the linear operation range of LPC and RES (1~4 V) should be considered as: $$\frac{R_2}{R_1 + R_2} \cdot (\frac{V_{IN.MAX}}{n} + V_{OUT}) < 4$$ (7) $$\frac{R_4}{R_3 + R_4} \cdot V_{OUT} < 4 \tag{8}$$ #### **CCM Operation** The typical waveforms of CCM operation in steady state are shown as Figure 18. When the primary-side MOSFET is turned on, the energy is stored in L<sub>m</sub>. During the on-time of the primary-side MOSFET ( $t_{PM.ON}$ ), the magnetizing current ( $I_M$ ) increases linearly from $I_{M,min}$ to $I_{M,max}$ . Meanwhile, internal timing capacitor ( $C_T$ ) is charged by current source ( $i_{CHR}$ - $i_{DICHR}$ ) proportional to $V_{IN}$ , so $V_{CT}$ also increases linearly. When the primary-side MOSFET is turned off, the energy stored in $L_m$ is released to the output. During the inductor discharge time ( $t_{L.DIS}$ ), the magnetizing current ( $I_M$ ) decreases linearly from $I_{M,max}$ to $I_{M,min}$ . At the same time, the internal timing capacitor ( $C_T$ ) is discharged by current source ( $i_{DISCHR}$ ) proportional to $V_{OUT}$ , so $V_{CT}$ also decreases linearly. To guarantee the proper operation of SR, it is important to turn off SR MOSFET just before SR current reaches $I_{M,min}$ so that the body diode of SR MOSFET conducts naturally during the dead time. #### **DCM / QR Operation** In DCM / QR operation, when primary-side MOSFET is turned off, the energy stored in L<sub>m</sub> is fully released to the output at the turn-off timing of primary-side MOSFET. Therefore, the DET voltage continues resonating until the primary-side MOSFET is turned on, as depicted in Figure 18. While DET voltage is resonating, DET voltage and LPC voltage drop to zero by resonance, which can trigger the turn-on of the SR MOSFET. To prevent fault triggering of the SR MOSFET in DCM operation, blanking time is introduced to LPC voltage. The SR MOSFET is not turned on even when LPC voltage drops below 0.05 Vout unless LPC voltage stays above 0.83 V<sub>LPC-HIGH</sub> longer than the blanking time (t<sub>LPC-EN</sub>). The turn-on timing of the SR MOFET is inhibited by gate inhibit time (t<sub>INHIBIT</sub>), once the SR MOSFET turns off, to prevent fault triggering. #### mWSaver™ Technology #### **Green-Mode Operation** To minimize the power consumption at light-load condition, the SR circuit is disabled when the load decreases. As illustrated in Figure 20, the discharge times of inductor and internal timing capacitor decrease as load decreases. If the discharge time of the internal timing capacitor is shorter than t<sub>GREEN-ON</sub> (around 4.8 µs) for more than three cycles, the SR circuit enters Green Mode. Once FAN6204 enters Green Mode, the SR MOSFET stops switching and the major internal block is shut down to further reduce operating current of the SR controller. In Green Mode, the operating current reduces to 1.1 mA. This allows power supplies to meet the most stringent power conservation requirements. When the discharge time of the internal capacitor is longer than t<sub>GREEN-OFF</sub> (around 5.35 µs) for more than seven cycles, the SR circuit is enabled and resumes the normal operation, as shown in Figure 21. Figure 21. Resuming Normal Operation #### **Causal Function** Causal function is utilized to limit the time interval ( $t_{SR-MAX}$ ) from the rising edge of $V_{LPC}$ to the falling edge of the SR gate. $t_{SR-MAX}$ is limited to 97% of previous switching period, as shown in Figure 22. When the system operates at fixed frequency, whether voltage-second balance theorem can be applied or not, causal function can guarantee reliable operation. Figure 22. Causal Function Operation ### **Fault Causal Timing Protection** Fault causal timing protection is utilized to disable the SR gate under some abnormal conditions. Once the switching period ( $t_{S-PWM}(n)$ ) is longer than 120% of previous switching period ( $t_{S-PWM}(n-1)$ ), SR gate is disabled and enters Green Mode, as shown in Figure 23. Since the rising edge of $V_{LPC}$ among switching periods ( $t_{S-PWM}$ ) is tracked for causal function, the accuracy of switching period is important. Therefore, if the detected switching period has a serious variation under some abnormal conditions, the SR gate should be terminated to prevent fault trigger. Figure 23. Fault Causal Timing Protection ### **Gate Expand Limit Protection** Gate expand limit protection controls on-time expansion of the SR MOSFET. Once the discharge time of the internal timing capacitor ( $t_{\text{DIS.CT}}$ ) is longer than 115% of previous on time of the SR MOSFET ( $t_{\text{on-SR}}(n-1)$ ); $t_{\text{on-SR}}(n)$ is limited to 115% of $t_{\text{on-SR}}(n-1)$ , as shown in Figure 24. When output load changes rapidly from light load to heavy load, voltage-second balance theorem may not be applied. In this transient state, gate expand limit protection is activated to prevent overlap between SR gate and PWM gate. Figure 24. Gate Expand Limit Protection #### **RES Voltage Drop Protection** RES voltage drop protection prevents $V_{RES}$ dropping too much within a cycle. The $V_{RES}$ is sampled as a reference voltage, $V_{RES}$ , on $V_{LPC}$ rising edge. Once $V_{RES}$ drops below 90% of $V_{RES}$ for longer than a debounce time ( $t_{RES-DROP}$ ), the SR gate is turned off immediately, as shown in Figure 25. When output voltage drops rapidly within a switching cycle, voltage-second balance may not be applied, RES dropping protection is activated to prevent overlap. Figure 25. $V_{\text{RES}}$ Dropping Protection ### **LPC Pin Open / Short Protection** **LPC-Open Protection:** If $V_{LPC}$ is higher than $V_{LPC-DIS}$ (4.2 V) for longer than debounce time $t_{LPC-HIGH}$ , FAN6204 stops switching immediately and enters Green Mode. $V_{LPC}$ is clamped at 6 V to avoid LPC pin damage. **LPC-Short Protection:** If $V_{LPC}$ is pulled to ground and the charging current of timing capacitor $(C_T)$ is near zero, so that SR gate is not output. ### **RES Pin Open / Short Protection** **RES-Open Protection:** If $V_{RES}$ is pulled to HIGH level, the gate signal is extremely small and FAN6204 enters Green Mode. In addition, $V_{RES}$ is clamped at 6V to avoid RES pin damage. **RES-Short Protection:** If $V_{RES}$ is lower than $V_{RES-EN}$ (0.7 V) for longer than debounce time $t_{RES-LOW}$ , FAN6204 stops switching immediately and enters Green Mode. #### **Under-Voltage Lockout (UVLO)** The power ON and OFF $V_{\text{DD}}$ threshold voltages are fixed at 4.8 V and 4.5 V, respectively. With an ultra-low $V_{\text{DD}}$ threshold voltage, FAN6204 can be used in various output voltage applications. ## **V<sub>DD</sub> Pin Over-Voltage Protection (OVP)** Over-voltage conditions are usually caused by an open feedback loop. $V_{DD}$ over-voltage protection prevents damage on the SR MOSFET. When the voltage on VDD pin exceeds 27.5 V, the SR controller stops switching the SR MOSFET. #### **Over-Temperature Protection (OTP)** To prevent SR gate from fault triggering in high temperatures, internal over-temperature protection is integrated in FAN6204. Once the temperature is over 140°C, SR gate is disabled until the temperature drops below 120°C. ## **Physical Dimensions** Figure 26. 8-Pin, Small Outline Package (SOP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks AccuPower™ AX-CAP®\* F-PEST FRFET® Global Power Resource<sup>s</sup> BitSiC™ Build it Now™ GreenBridge™ Green FPS™ CorePLUS™ Green FPS™ e-Series™ CorePOWER\*\* Gmax™ CROSSVOLT™ CTI TM GTO™. Current Transfer Logic™ IntelliMAX™ ISOPLANAR™ DEUXPEED<sup>®</sup> Dual Cool™ Making Small Speakers Sound Louder EcoSPARK® and Better™ EfficientMa×™ MegaBuck™ MIČROCOUPLER™ **ESBC™** MicroFET™ MicroPak™ Fairchild® MicroPak2™ Fairchild Semiconductor® MillerDrive™ FACT Quiet Series™ MotionMax™ FACT® mWSaver® OptoHiT™ FastvCore™ OPTOLOGIC® FETBench™ OPTOPLANAR® **FPSTM** PowerTrench® PowerXST Programmable Active Droop™ OFFI OSTM Quiet Series™ RapidConfigure™ Saving our world, 1mWWWkW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM<sup>©</sup> STEALTH™ SuperFET® SuperSOT\*\*3 SuperSOT\*\*-6 SuperSOT™-8 SupreMOS® SyncFET™ SYSTEM GENERAL® TinyBoost® TinyBuck® TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO\*\* TinyPower™ TinyPV/M™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\* µSerDes™ UHC Ultra FRFET™ UniFET™ Sync-Lock™ VCX<sup>TM</sup> VisualMax™ VoltagePlus™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary First Production Datasheet contains preliminary data; supplementary data will be published at a later data Semiconductor reserves the right to make changes at any time without notice to improve | | Datasheet contains preliminary data, supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed Full Production Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make the changes at any time without notice to improve the design. | | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete Not In Production | | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 166 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.