# **CMOS MSI**

## Quad R-S Latches

The MC14043B and MC14044B quad R-S latches are constructed with MOS P-Channel and N-Channel enhancement mode devices in a single monolithic structure. Each latch has an independent Q output and set and reset inputs. The Q outputs are gated through three-state buffers having a common enable input. The outputs are enabled with a logical "1" or high on the enable input; a logical "0" or low disconnects the latch from the Q outputs, resulting in an open circuit at the Q outputs.

#### **Features**

- Double Diode Input Protection
- Three-State Outputs with Common Enable
- Outputs Capable of Driving Two Low-power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- These Devices are Pb-Free and are RoHS Compliant

### MAXIMUM RATINGS (Voltages Referenced to VSS)

| Symbol                             | Parameter                                            | Value                         | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                              | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)      | -0.5 to V <sub>DD</sub> + 0.5 | ٧    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)              | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                            | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                            | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8-Second Soldering)             | 260                           | °C   |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. Temperature Derating:

Plastic "P and D/DW" Packages: -7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



## ON Semiconductor®

http://onsemi.com

MARKING DIAGRAMS



PDIP-16 P SUFFIX CASE 648





SOIC-16 D SUFFIX CASE 751B





SOEIAJ-16 F SUFFIX CASE 966



xx = Specific Device Code A = Assembly Location

WL, L = Wafer Lot
 YY, Y = Year
 WW, W = Work Week
 G = Pb-Free Indicator

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

### **PIN ASSIGNMENT**

| _                 | MC14043 | <u>B</u>            |                   | MC1404 | 1B                   |
|-------------------|---------|---------------------|-------------------|--------|----------------------|
| Q3 [              | 1 • 16  | 6 ] V <sub>DD</sub> | Q3 [              | 1 •    | 16 ] V <sub>DD</sub> |
| Q0 [              | 2 1     | 5 ] R3              | NC [              | 2      | 15 ] <del>S3</del>   |
| R0 [              | 3 14    | 4 🛮 S3              | <u>so</u> [       | 3      | 14 🛚 R3              |
| S0 [              | 4 13    | B D NC              | R0 [              | 4      | 13 🛮 Q0              |
| ΕC                | 5 12    | 2 ] S2              | E [               | 5      | 12 ] <del>R</del> 2  |
| S1 [              | 6 1     | 1 D R2              | R1 [              | 6      | 11 🛚 🔂               |
| R1 [              | 7 10    | 0 D Q2              | S1 [              | 7      | 10 🛮 Q2              |
| V <sub>SS</sub> [ | 8 9     | 9 ] Q1              | V <sub>SS</sub> [ | 8      | 9 ] Q1               |

NC = NO CONNECTION



# $\textbf{ELECTRICAL CHARACTERISTICS} \ (\text{Voltages Referenced to V}_{SS})$

|                                                                                                                                                                        |                 | .,                     | - 5                               | 5°C                  |                                   | 25°C                                      |                      | 125                               | 5°C                  |      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                                         | Symbol          | V <sub>DD</sub><br>Vdc | Min                               | Max                  | Min                               | Typ<br>(Note 2)                           | Max                  | Min                               | Max                  | Unit |
| Output Voltage "0" Leve                                                                                                                                                | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0<br>0<br>0                               | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0 \text{ or } V_{DD}$ "1" Leve                                                                                                                               | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                           | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | Vdc  |
| Input Voltage "0" Leve $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$                  | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 1.5<br>3.0<br>4.0    | -<br>-<br>-                       | 2.25<br>4.50<br>6.75                      | 1.5<br>3.0<br>4.0    | -<br>-<br>-                       | 1.5<br>3.0<br>4.0    | Vdc  |
| "1" Leve $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$                                | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | -<br>-<br>-          | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                      | -<br>-<br>-          | 3.5<br>7.0<br>11                  | -<br>-<br>-          | Vdc  |
| Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) \qquad \text{Source} $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | ІОН             | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | -<br>-<br>-          | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8        | -<br>-<br>-          | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | -<br>-<br>-          | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$ Sink<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                                      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | -<br>-<br>-          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                       | -<br>-<br>-          | 0.36<br>0.9<br>2.4                | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                                          | I <sub>in</sub> | 15                     | -                                 | ±0.1                 | -                                 | ±0.00001                                  | ±0.1                 | -                                 | ±1.0                 | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                                                | C <sub>in</sub> | -                      | _                                 | -                    | -                                 | 5.0                                       | 7.5                  | -                                 | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                                     | I <sub>DD</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 1.0<br>2.0<br>4.0    | -<br>-<br>-                       | 0.002<br>0.004<br>0.006                   | 1.0<br>2.0<br>4.0    | -<br>-<br>-                       | 30<br>60<br>120      | μAdc |
| Total Supply Current (Notes 3 & 4) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs all buffers switching)                                 | I <sub>T</sub>  | 5.0<br>10<br>15        |                                   |                      | $I_T = (1$                        | .58 μΑ/kHz)<br>.15 μΑ/kHz)<br>.73 μΑ/kHz) | f + I <sub>DD</sub>  |                                   |                      | μAdc |
| Three-State Output Leakage<br>Current                                                                                                                                  | I <sub>TL</sub> | 15                     | _                                 | ± 0.1                | -                                 | ± 0.0001                                  | ± 0.1                | _                                 | ± 3.0                | μAdc |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF, V = ( $V_{DD}$  –  $V_{SS}$ ) in volts, f in kHz is input frequency, and k = 0.004.

# SWITCHING CHARACTERISTICS (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ )

| Characteristic                                          | Symbol             | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 6) | Max | Unit |
|---------------------------------------------------------|--------------------|------------------------|-----|-----------------|-----|------|
| Output Rise Time                                        | t <sub>TLH</sub>   |                        |     |                 |     | ns   |
| $t_{TLH} = (1.35 \text{ ns/pF}) C_L + 32.5 \text{ ns}$  |                    | 5.0                    | _   | 100             | 200 |      |
| $t_{TLH} = (0.60 \text{ ns/pF}) C_L + 20 \text{ ns}$    |                    | 10                     | -   | 50              | 100 |      |
| $t_{TLH} = (0.40 \text{ ns/pF}) C_L + 20 \text{ ns}$    |                    | 15                     | -   | 40              | 80  |      |
| Output Fall Time                                        | t <sub>THL</sub>   |                        |     |                 |     | ns   |
| $t_{THL} = (1.35 \text{ ns/pF}) C_L + 32.5 \text{ ns}$  |                    | 5.0                    | _   | 100             | 200 |      |
| $t_{THL} = (0.60 \text{ ns/pF}) C_L + 20 \text{ ns}$    |                    | 10                     | _   | 50              | 100 |      |
| $t_{THL} = (0.40 \text{ ns/pF}) C_L + 20 \text{ ns}$    |                    | 15                     | -   | 40              | 80  |      |
| Propagation Delay Time                                  | t <sub>PLH</sub>   |                        |     |                 |     | ns   |
| t <sub>PLH</sub> = (0.90 ns/pF) C <sub>L</sub> + 130 ns |                    | 5.0                    | _   | 175             | 350 |      |
| $t_{PLH} = (0.36 \text{ ns/pF}) C_{L} + 57 \text{ ns}$  |                    | 10                     | _   | 75              | 175 |      |
| $t_{PLH} = (0.26 \text{ ns/pF}) C_L + 47 \text{ ns}$    |                    | 15                     | _   | 60              | 120 |      |
| t <sub>PHL</sub> = (0.90 ns/pF) C <sub>L</sub> + 130 ns | t <sub>PHL</sub>   | 5.0                    | _   | 175             | 350 | ns   |
| $t_{PHL} = (0.90 \text{ ns/pF}) C_L + 57 \text{ ns}$    | 1                  | 10                     | _   | 75              | 175 |      |
| $t_{PHL} = (0.26 \text{ ns/pF}) C_L + 47 \text{ ns}$    |                    | 15                     | _   | 60              | 120 |      |
| Set, Set Pulse Width                                    | t <sub>W</sub>     | 5.0                    | 200 | 80              | _   | ns   |
|                                                         | **                 | 10                     | 100 | 40              | _   |      |
|                                                         |                    | 15                     | 70  | 30              | _   |      |
| Reset, Reset Pulse Width                                | tw                 | 5.0                    | 200 | 80              | _   | ns   |
| ,                                                       | **                 | 10                     | 100 | 40              | _   |      |
|                                                         |                    | 15                     | 70  | 30              | _   |      |
| Three-State Enable/Disable Delay                        | t <sub>PLZ</sub> , | 5.0                    | -   | 150             | 300 | ns   |
| ,                                                       | t <sub>PHZ</sub> , | 10                     | _   | 80              | 160 |      |
|                                                         | t <sub>PZL</sub> , | 15                     | _   | 55              | 110 |      |
|                                                         | t <sub>PZH</sub>   |                        |     |                 |     |      |

# **AC WAVEFORMS**





<sup>5.</sup> The formulas given are for the typical characteristics only at 25°C.
6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

### THREE-STATE ENABLE/DISABLE DELAYS

Set, Reset, Enable, and Switch Conditions for 3-State Tests

|                  |        |        |        |   | MC14043B        |                 | MC14044B        |                 |
|------------------|--------|--------|--------|---|-----------------|-----------------|-----------------|-----------------|
| Test             | Enable | S1     | S2     | Q | S               | R               | S               | R               |
| t <sub>PZH</sub> |        | Open   | Closed | Α | $V_{DD}$        | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$        |
| t <sub>PZL</sub> |        | Closed | Open   | В | V <sub>SS</sub> | $V_{DD}$        | $V_{DD}$        | $V_{SS}$        |
| t <sub>PHZ</sub> | ~      | Open   | Closed | Α | $V_{DD}$        | V <sub>SS</sub> | $V_{SS}$        | $V_{DD}$        |
| t <sub>PLZ</sub> | ~      | Closed | Open   | В | V <sub>SS</sub> | $V_{DD}$        | $V_{DD}$        | V <sub>SS</sub> |





### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup>    |
|--------------|----------------------|--------------------------|
| MC14043BCPG  | PDIP-16<br>(Pb-Free) | 500 Units / Rail         |
| MC14043BDG   | SOIC-16<br>(Pb-Free) | 48 Units / Rail          |
| MC14043BDR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |
| MC14043BFELG | SOEIAJ-16            | 2000 Units / Tape & Reel |
|              |                      |                          |
| MC14044BCPG  | PDIP-16<br>(Pb-Free) | 500 Units / Rail         |
| MC14044BDG   | SOIC-16<br>(Pb-Free) | 48 Units / Rail          |
| MC14044BDR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 **ISSUE T** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
- DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 3.
- DIMENSION B DOES NOT INCLUDE MOLD FLASH.
- ROUNDED CORNERS OPTIONAL.

|     | INC       | HES   | MILLIM   | ETERS |
|-----|-----------|-------|----------|-------|
| DIM | MIN       | MAX   | MIN      | MAX   |
| Α   | 0.740     | 0.770 | 18.80    | 19.55 |
| В   | 0.250     | 0.270 | 6.35     | 6.85  |
| С   | 0.145     | 0.175 | 3.69     | 4.44  |
| D   | 0.015     | 0.021 | 0.39     | 0.53  |
| F   | 0.040     | 0.70  | 1.02     | 1.77  |
| G   | 0.100 BSC |       | 2.54     | BSC   |
| Н   | 0.050     | BSC   | 1.27 BSC |       |
| J   | 0.008     | 0.015 | 0.21     | 0.38  |
| K   | 0.110     | 0.130 | 2.80     | 3.30  |
| L   | 0.295     | 0.305 | 7.50     | 7.74  |
| M   | 0°        | 10 °  | 0°       | 10 °  |
| S   | 0.020     | 0.040 | 0.51     | 1.01  |

### SOEIAJ-16 **F SUFFIX** PLASTIC EIAJ SOIC PACKAGE CASE 966-01 **ISSUE A**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER. Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE DIMENSIONING AND TOLERANCING PER ANSI
- MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  THE LEAD WIDTH DIMENSION (b) DOES NOT
- INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) DAMBAR PHOTOSONS STREET BY USE OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018).

|                | MILLIMETERS |       | INC       | HES   |
|----------------|-------------|-------|-----------|-------|
| DIM            | MIN         | MAX   | MIN       | MAX   |
| Α              |             | 2.05  |           | 0.081 |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |
| b              | 0.35        | 0.50  | 0.014     | 0.020 |
| С              | 0.10        | 0.20  | 0.007     | 0.011 |
| D              | 9.90        | 10.50 | 0.390     | 0.413 |
| E              | 5.10        | 5.45  | 0.201     | 0.215 |
| е              | 1.27        | BSC   | 0.050 BSC |       |
| HE             | 7.40        | 8.20  | 0.291     | 0.323 |
| L              | 0.50        | 0.85  | 0.020     | 0.033 |
| LE             | 1.10        | 1.50  | 0.043     | 0.059 |
| M              | 0 °         | 10 °  | 0 °       | 10 °  |
| Q <sub>1</sub> | 0.70        | 0.90  | 0.028     | 0.035 |
| Z              |             | 0.78  |           | 0.031 |

#### PACKAGE DIMENSIONS

# SOIC-16 **D SUFFIX**

PLASTIC SOIC PACKAGE CASE 751B-05



⊕ 0.25 (0.010) M T B S A S

#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0°     | 7°     | 0°    | 7°    |
| P   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.010 |

#### **SOLDERING FOOTPRINT**



ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative