## **Product Description** The PE42851 is a HaRP™ technology-enhanced SP5T high power RF switch supporting wireless applications up to 1 GHz. It offers maximum power handling of 42.5 dBm continuous wave (CW). It delivers high linearity and excellent harmonics performance. It has both a standard and attenuated RX mode. No blocking capacitors are required if DC voltage is not present on the RF ports. The PE42851 is manufactured on Peregrine's UltraCMOS<sup>®</sup> process, a patented variation of silicon-oninsulator (SOI) technology on a sapphire substrate, offering the performance of GaAs with the economy and integration of conventional CMOS. Figure 1. Package Type 32-lead 5 × 5 mm QFN Figure 2. Functional Diagram of SP3T Configuration ANT can be tied to TX1 and TX2 or TX3 and TX4 # **Product Specification** # PE42851 # UltraCMOS® SP5T RF Switch 100–1000 MHz #### **Features** - Dual mode operation: SP5T or SP3T - HaRP™ technology enhanced - Fast settling time - No gate and phase lag - · No drift in insertion loss and phase - Up to 45 dBm instantaneous power in 500 - Up to 40 dBm instantaneous power < 8:1 VSWR</li> - 36 dB TX to RX isolation - Low harmonics of 2f<sub>o</sub> and 3f<sub>o</sub> = -80 dBc (1.15:1 VSWR) - ESD performance - 1.5 kV HBM on all pins - 1 kV CDM on all pins Figure 3. Functional Diagram of SP5T Configuration SP5T, standard configuration DOC-02178 Table 1. Electrical Specifications @ -40 to +85 °C, $V_{DD}$ = 2.3-5.5V, $V_{SS\_EXT}$ = 0V or $V_{DD}$ = 3.4-5.5V, $V_{SS\_EXT}$ = -3.4V ( $Z_S$ = $Z_L$ = 50 $\Omega$ ), unless otherwise noted<sup>1</sup> | Parameter | Path | Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|--------------|------------| | Operating frequency | | | 100 | | 1000 | MHz | | Insertion loss <sup>2</sup> | ANIT TV | Active TX port 1, 2, 3 or 4 @ rated power (-40 °C, +25 °C) 100-520 MHz 520-1000 MHz | | 0.25<br>0.40 | 0.35<br>0.55 | dB<br>dB | | Insertion loss | ANT-TX | Active TX port 1, 2, 3 or 4 @ rated power (+85 °C) 100–520 MHz 520–1000 MHz | | 0.30<br>0.50 | 0.40<br>0.60 | dB<br>dB | | languiting lange | | Active RX port (-40 °C, +25 °C)<br>100-520 MHz<br>520-1000 MHz | | 0.60<br>0.70 | 0.70<br>0.90 | dB<br>dB | | Insertion loss <sup>2</sup> (un-attenuated state) | ANT-RX | Active RX port (+85 °C)<br>100–520 MHz<br>520–1000 MHz | | 0.70<br>0.80 | 0.80<br>1.00 | dB<br>dB | | | | 1575 MHz for GPS RX, < -10 dBm, +25 °C | | 1.2 | 1.3 | dB | | Insertion loss <sup>2</sup> (attenuated state) | ANT-RX | Active RX port<br>100–1000 MHz | 15.2 | 16 | 16.8 | dB | | Isolation (supply biased) | TX-TX | 100–520 MHz<br>520–1000 MHz | 33<br>29 | 36<br>30 | | dB<br>dB | | Isolation (supply biased) | TX-RX | 100–520 MHz<br>520–1000 MHz | 34<br>29 | 36<br>30 | | dB<br>dB | | Unbiased isolation<br>V <sub>DD</sub> , V1, V2, V3 = 0V | ANT-TX | +27 dBm | 6 | | | dB | | Unbiased isolation<br>V <sub>DD</sub> , V1, V2, V3 = 0V | ANT-RX | +27 dBm | 14 | | | dB | | | | Un-attenuated state<br>100–520 MHz<br>520–1000 MHz | 22<br>18 | 27<br>22 | | dB<br>dB | | Return loss <sup>2</sup> | ANT-RX | Un-attenuated state, 1575 MHz for GPS RX, < -10 dBm, +25 °C | 10 | 14 | | dB | | | | Attenuated state, optimized without attenuator engaged 100–520 MHz 520–1000 MHz | 16<br>13 | 21<br>18 | | dB<br>dB | | Return loss <sup>2</sup> | ANT-TX | 100–520 MHz<br>520–1000 MHz | 21<br>15 | 28<br>17 | | dB<br>dB | | 2nd and 3rd harmonic<br>(< 1.15:1 VSWR) | TX | 100–520 MHz @ +40.0 dBm<br>521–870 MHz @ +38.5 dBm<br>871–1000 MHz @ +37.5 dBm | | -80 | -78 | dBc | | 2nd and 3rd harmonic<br>(< 8:1 VSWR) | TX | 100–520 MHz @ +40.0 dBm (pulsed signal, at 10% duty cycle <sup>3</sup> ) 521–870 MHz @ +38.5 dBm (pulsed signal, at 10% duty cycle <sup>3</sup> ) 871–1000 MHz @ +37.5 dBm (pulsed signal, at 10% duty cycle <sup>3</sup> ) | | -76 | -70 | dBc | | 2nd and 3rd harmonic (50Ω source/load impedance) | TX | 100–1000 MHz @ +45.0 dBm (pulsed signal, at 10% duty cycle <sup>3</sup> ) | | -76 | -70 | dBc | | 2nd and 3rd harmonic (50Ω source/load impedance) | TX | 100–1000 MHz @ +42.5 dBm (CW) | | -78 | -74 | dBc | | Input 0.1dB compression point <sup>5</sup> | ANT-TX | 1000 MHz | | 45.5 | | dBm | | IIP3 | RX | Un-attenuated state Attenuated state | 42<br>38 | | | dBm<br>dBm | | Settling time | | From 50% control until harmonics within specifications | | 15 | | μs | | Switching time in normal mode <sup>4</sup> (V <sub>SS_EXT</sub> = 0V) | | 50% CTRL to 90% or 10% of RF | | 6 | | μs | | Switching time in bypass $mode^4$ ( $V_{SS\_EXT} = -3.4V$ ) | | 50% CTRL to 90% or 10% of RF | | 4 | | μs | Notes: 1. In a 2TX-1RX SP3T configuration, TX1 and TX2 are tied and TX3 and TX4 are tied respectively. Refer to Application Note AN35 for SP3T performance data. Document No. DOC-13014-4 | UltraCMOS® RFIC Solutions <sup>2.</sup> Narrow trace widths are used near each port to improve impedance matching. Refer to evaluation board layouts (Figure 23) and schematic (Figure 24) for details. <sup>3. 10%</sup> of 4620 µs period. <sup>4.</sup> Normal mode: connect $V_{SS\_EXT}$ (pin 16) to GND ( $V_{SS\_EXT}$ = 0V) to enable internal negative voltage generator. Bypass mode: use $V_{SS\_EXT}$ (pin 16) to bypass and disable internal negative voltage generator. <sup>5.</sup> The input 0.1dB compression point is a linearity figure of merit. Refer to Table 3 for the RF input power P<sub>IN</sub>. Figure 4. Pin Configuration (Top View)\* Note: $^{\star}$ Pins 1, 3, 5, 7, 9, 10, 17, 19, 20, 22, 24, 26, 27, 29, 30 and 31 can be N/C if deemed necessary by the customer **Table 2. Pin Descriptions** | Pin# | Pin Name | Description | |----------------------------------------------------|----------------------------------|---------------------------------------------------| | 1, 3, 5–7, 9–<br>11, 17–20,<br>22, 24–27,<br>29–32 | GND | Ground | | 2 | TX1 <sup>2</sup> | Transmit pin 1 | | 4 | TX2 <sup>1,2</sup> | Transmit pin 2 | | 8 | RX <sup>2</sup> | Receive pin | | 12 | $V_{DD}$ | Supply voltage (nominal 3.3V) | | 13 | V3 | Digital control logic input 3 | | 14 | V2 | Digital control logic input 2 | | 15 | V1 | Digital control logic input 1 | | 16 | V <sub>SS_EXT</sub> <sup>3</sup> | External V <sub>SS</sub> negative voltage control | | 21 | TX3 <sup>2</sup> | Transmit pin 3 | | 23 | TX4 <sup>1,2</sup> | Transmit pin 4 | | 28 | ANT <sup>2</sup> | Antenna pin | | Pad | GND | Exposed pad: ground for proper operation | Notes: 1. To operate the part as a 2TX–1RX SP3T, tie TX1 to TX2 and TX3 to TX4 respectively. Refer to Application Note AN35 for SP3T performance data. Table 3. Operating Ranges<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------|---------------------|------|-----|------|------| | Supply voltage (normal mode, V <sub>SS_EXT</sub> = 0V) | $V_{DD}$ | 2.3 | | 5.5 | V | | Supply voltage (bypass mode, $V_{SS\_EXT} = -3.4V$ , $V_{DD} \ge 3.4V$ for full spec. compliance) | $V_{DD}$ | 2.7 | 3.4 | 5.5 | V | | Negative supply voltage (bypass mode) | V <sub>SS_EXT</sub> | -3.6 | | -3.2 | V | | Supply current (normal mode, V <sub>SS_EXT</sub> = 0V) | I <sub>DD</sub> | | 130 | 200 | μΑ | | Supply current (bypass mode, $V_{SS\_EXT} = -3.4V$ ) | I <sub>DD</sub> | | 50 | 80 | μA | | Negative supply current (bypass mode, V <sub>SS_EXT</sub> = -3.4V) | I <sub>SS</sub> | -40 | -16 | | μA | | Digital input high (V1, V2, V3) | V <sub>IH</sub> | 1.17 | | 3.6 | V | | Digital input low (V1, V2, V3) | V <sub>IL</sub> | -0.3 | | 0.6 | V | | TX RF input power <sup>2,3</sup> (VSWR $\leq$ 8:1) | P <sub>IN-TX</sub> | | | 40 | dBm | | TX RF input power <sup>2,3</sup> (50Ω source/load impedance) | P <sub>IN-TX</sub> | | | 45 | dBm | | TX RF input power <sup>2</sup> (50Ω source/load impedance, CW) | P <sub>IN-TX</sub> | | | 42.5 | dBm | | ANT RF input power, unbiased (VSWR ≤ 8:1) | P <sub>IN-ANT</sub> | | | 27 | dBm | | RX RF input power <sup>2</sup> (VSWR ≤ 8:1) | P <sub>IN-RX</sub> | | | 27 | dBm | | Operating temperature range (case) | T <sub>OP</sub> | -40 | | 85 | °C | | Operating junction temperature | T <sub>j</sub> | | | 135 | °C | Notes: 1. In a 2TX–1RX SP3T configuration, TX1 and TX2 are tied and TX3 and TX4 are tied respectively. Refer to Application Note AN35 for SP3T performance data. <sup>2.</sup> RF pins 2, 4, 8, 21, 23 and 28 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement is met <sup>3.</sup> Use $V_{SS\_EXT}$ (pin 16) to bypass and disable internal negative voltage generator. Connect $V_{SS\_EXT}$ (pin 16) to GND ( $V_{SS\_EXT}$ = 0V) to enable internal negative voltage generator. Supply biased. <sup>3.</sup> Pulsed, 10% duty cycle of 4620 µs period. Table 4. Absolute Maximum Ratings | Parameter/Condition | Symbol | Min | Max | Unit | |------------------------------------------------------------|----------------------|------|------|------| | Supply voltage | $V_{DD}$ | -0.3 | 5.5 | V | | Digital input voltage (V1, V2, V3) | V <sub>CTRL</sub> | -0.3 | 3.6 | V | | TX RF input power <sup>1</sup> (50Ω source/load impedance) | P <sub>IN-TX</sub> | | 45 | dBm | | TX RF input power <sup>1</sup> (VSWR ≤ 8:1) | P <sub>IN-TX</sub> | | 40 | dBm | | ANT RF input power, unbiased (VSWR ≤ 8:1) | P <sub>IN-ANT</sub> | | 27 | dBm | | RX RF input power <sup>1</sup> (VSWR ≤ 8:1) | P <sub>IN-RX</sub> | | 27 | dBm | | Storage temperature range | T <sub>ST</sub> | -65 | 150 | °C | | Maximum case temperature | T <sub>CASE</sub> | | 85 | °C | | Peak maximum junction temperature (10 seconds max) | Tj | | 200 | °C | | ESD voltage HBM <sup>2</sup> , all pins | V <sub>ESD,HBM</sub> | | 1500 | V | | ESD voltage MM <sup>3</sup> , all pins | V <sub>ESD,MM</sub> | | 200 | V | | ESD voltage CDM <sup>4</sup> , all pins | V <sub>ESD,CDM</sub> | | 1000 | V | Notes: 1. Supply biased - 2. Human Body Model (MIL-STD 883 Method 3015) - 3. Machine Model (JEDEC JESD22-A115) - 4. Charged Device Model (JEDEC JESD22-C101) Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability. #### **Electrostatic Discharge (ESD) Precautions** When handling this UltraCMOS device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified. #### Latch-Up Avoidance Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up. #### **Moisture Sensitivity Level** The Moisture Sensitivity Level rating for the 5x5 mm QFN package is MSL3. #### **Switching Frequency** The PE42851 has a maximum 10 kHz switching rate when the internal negative voltage generator is used (pin 16 = GND). The rate at which the PE42851 can be switched is only limited to the switching time (*Table 1*) if an external negative supply is provided (pin $16 = V_{\text{SS EXT}}$ ). Switching frequency describes the time duration between switching events. Switching time is the time duration between the point the control signal reaches 50% of the final value and the point the output signal reaches within 10% or 90% of its target value. #### Optional External V<sub>SS</sub> Control (V<sub>SS EXT</sub>) For proper operation, the $V_{SS\_EXT}$ control pin must be grounded or tied to the Vss voltage specified in *Table 3*. When the $V_{SS\_EXT}$ control pin is grounded, FETs in the switch are biased with an internal voltage generator. For applications that require the lowest possible spur performance, $V_{SS\_EXT}$ can be applied externally to bypass the internal negative voltage generator. #### **Spurious Performance** The typical spurious performance of the PE42851 is -130 dBm when $V_{SS\_EXT} = 0V$ (pin 16 = GND). If further improvement is desired, the internal negative voltage generator can be disabled by setting $V_{SS\_EXT} = -3.4V$ . **Table 5. Truth Table** | Path | V3 | V2 | V1 | |---------------------|----|----|----| | ANT – RX Attenuated | L | L | L | | ANT – TX1 | L | L | Н | | ANT – TX2 | L | Н | L | | ANT – TX1 and TX2* | L | Н | Н | | ANT – RX | Н | L | L | | ANT – TX3 | Н | L | Н | | ANT – TX4 | Н | Н | L | | ANT – TX3 and TX4* | Н | Н | Н | Note: \* In a 2TX–1RX SP3T configuration, TX1 and TX2 are tied and TX3 and TX4 are tied respectively. Refer to Application Note AN35 for SP3T performance data. ### Typical Performance Data @ +25 °C and V<sub>DD</sub> = 3.4V, unless otherwise specified Figure 5. Insertion Loss vs. Temp (TX) Frequency (n2) Figure 7. Insertion Loss vs. Temp (RX, Un-Attenuated) Figure 9. Insertion Loss vs. Temp (RX, Attenuated) Figure 6. Insertion Loss vs. V<sub>DD</sub> (TX) Figure 8. Insertion Loss vs. V<sub>DD</sub> (RX, Un-Attenuated) Figure 10. Insertion Loss vs. V<sub>DD</sub> (RX, Attenuated) Document No. DOC-13014-4 | www.psemi.com ©2012-2015 Peregrine Semiconductor Corp. All rights reserved. ### Typical Performance Data @ +25 °C and V<sub>DD</sub> = 3.4V, unless otherwise specified Figure 11. Return Loss vs. Temp (ANT) Figure 12. Return Loss vs. V<sub>DD</sub> (ANT) Figure 13. Return Loss vs. Temp (TX) Figure 14. Return Loss vs. V<sub>DD</sub> (TX) Figure 15. Return Loss vs. Temp (RX, Attenuated) Figure 16. Return Loss vs. V<sub>DD</sub> (RX, Attenuated) ©2012-2015 Peregrine Semiconductor Corp. All rights reserved. Document No. DOC-13014-4 | UltraCMOS® RFIC Solutions ## Typical Performance Data @ +25 °C and V<sub>DD</sub> = 3.4V, unless otherwise specified Figure 17. Return Loss vs. Temp (RX, Un-Attenuated) Figure 18. Return Loss vs. V<sub>DD</sub> (RX, Un-Attenuated) Figure 19. Isolation vs. Temp (TX-TX) Figure 20. Isolation vs. V<sub>DD</sub> (TX-TX) Figure 21. Isolation vs. Temp (TX-RX) Figure 22. Isolation vs. V<sub>DD</sub> (TX-RX) Document No. DOC-13014-4 | www.psemi.com ©2012-2015 Peregrine Semiconductor Corp. All rights reserved. #### **Thermal Data** Though the insertion loss for this part is very low, when handling high power RF signals, the junction temperature rises significantly. VSWR conditions that present short circuit loads to the part can cause significantly more power dissipation than with proper matching. Special consideration needs to be made in the design of the PCB to properly dissipate the heat away from the part and maintain the +85 °C maximum case temperature. It is recommended to use best design practices for high power QFN packages: multi-layer PCBs with thermal vias in a thermal pad soldered to the slug of the package. Special care also needs to be made to alleviate solder voiding under the part. Table 6. Theta JC | Parameter | Min | Тур | Max | Unit | |-------------------|-----|-----|-----|------| | Theta JC (+85 °C) | | 20 | | °C/W | #### **Evaluation Kit** The PE42851 Evaluation Kit board was designed to ease customer evaluation of the PE42851 RF switch. The evaluation board in Figure 23 was designed to test the part in the 5T configuration. DC power is supplied through J10, with $V_{DD}$ on pin 9, and GND on the entire lower row of even numbered pins. To evaluate a switch path, add or remove jumpers on V1 (pin 3), V2 (pin 5), and V3 (pin 7) using *Table 5* (adding a jumper pulls the CMOS control pin low and removing it allows the on-board pull-up resistor to set the CMOS control pin high). Pins 11 and 13 of J10 are N/C. The ANT port is connected through a $50\Omega$ transmission line via the top SMA connector, J1. RX and TX paths are also connected through $50\Omega$ transmission lines via SMA connectors. A $50\Omega$ through transmission line is available via SMA connectors J8 and J9. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated. An open-ended $50\Omega$ transmission line is also provided at J7 for calibration if needed. Narrow trace widths are used near each part to improve impedance matching. Figure 23. Evaluation Board Layouts Figure 24. Evaluation Board Schematic Notes: 1. Use 101-0316-02 PCB 2. 32 mil Width, 10 mil Gaps, 28 mil Core, 4.3 Er, and 2.1 mil Cu Figure 25. Package Drawing 32-lead 5x5 mm QFN Figure 26. Top Marking Specification ■ = Pin 1 designator YYWW = Date code, last two digits of the year and work week ZZZZZZ = Six digits of the lot number #### Figure 27. Tape and Reel Drawing Notes: 1. 10 sprocket hole pitch cumulative tolerance ±0.02. - 2. Camber not to exceed 1 mm in 100 mm. - 3. Material: PS + C. - 4. Ao and Bo measured as indicated. - 5. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier. - 6. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole. Ao = 5.25 mm Bo = 5.25 mm Ko = 1.1 mm Device Orientation in Tape Table 7. Ordering Information | Order Code | de Description Package | | Shipping Method | | |---------------|------------------------|----------------------------|-----------------|--| | PE42851MLBA-X | PE42851 SP5T RF switch | Green 32-lead 5 x 5 mm QFN | 500 units / T&R | | | EK42851-03 | PE42851 Evaluation kit | Evaluation kit | 1 / Box | | #### **Sales Contact and Information** For sales and contact information please visit www.psemi.com. Advance Information: The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. Preliminary Specification: The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. Product Specification: The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Frm) Notince and the control of the information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this datasheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications. The Peregrine name, logo, UltraCMOS and UTSi are registered trademarks and HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp. Peregrine products are protected under one or more of the following U.S. Patents: <a href="http://patents.psemi.com">http://patents.psemi.com</a>.