

## **General Configuration**

| Parameter                            | Value                                   |
|--------------------------------------|-----------------------------------------|
| Device Version                       | XF version (150fs typical phase jitter) |
| Package                              | 2.5 × 2.0 mm                            |
| Output Frequency                     | 625.000000MHz                           |
| Frequency Stability                  | ±25ppm                                  |
| VDD Voltage                          | 3.3V                                    |
| Output Type                          | LVPECL                                  |
| Output Enable/Disable (E/D) Position | Pin 5                                   |
| Temperature Grade                    | -40°C to +85°C                          |

## Pin Assignments

| Number        | Name  | Description                                       |
|---------------|-------|---------------------------------------------------|
| 5             | E/D   | Enable/Disable <sup>1</sup> (0 = output disable). |
| 1, 2, 3, 4, 6 | NC    | No connect.                                       |
| 10, 12, EPAD  | GND   | Connect to ground.                                |
| 8             | OUT1  | Output.                                           |
| 9             | OUT1b | Complementary Output.                             |
| 7, 11         | VDD   | Supply voltage.                                   |

<sup>&</sup>lt;sup>1</sup> Pulled high internally.



# **Revision History**

| Revision Date    | Description of Change |
|------------------|-----------------------|
| December 6, 2018 | Initial release.      |

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/