# 1 KV THREE TO SIX-CHANNEL DIGITAL ISOLATORS #### **Features** - High-speed operation - DC to 10 Mbps - No start-up initialization required - Wide Operating Supply Voltage - 3.15 5.5 V - Up to 1000 V<sub>RMS</sub> isolation - High electromagnetic immunity - Low power consumption (typical) - 2.3 mA per channel at 10 Mbps Tri-state outputs with ENABLE - Schmitt trigger inputs - Default low output - Precise timing (typical) - 40 ns propagation delay - 20 ns pulse width distortion - 100 ns minimum pulse width - Transient Immunity 50 kV/µs - AEC-Q100 qualification - Wide temperature range - -40 to 125 °C - RoHS-compliant packages - QSOP-16 Ordering Information: See page 17. ### **Applications** - Industrial automation systems - Medical electronics - Hybrid electric vehicles - Isolated ADC, DAC - Power inverters - Communication systems ### **Description** Silicon Lab's family of low-power digital isolators are CMOS devices offering substantial data rate, propagation delay, power, size, reliability, and external BOM advantages over legacy isolation technologies. The operating parameters of these products remain stable across wide temperature ranges and throughout device service life for ease of design and highly uniform performance. All device versions have Schmitt trigger inputs for high noise immunity and only require VDD bypass capacitors. Data rates up to 10 Mbps are supported, and all devices achieve propagation delays of less than 65 ns. Enable inputs provide a single point control for enabling and disabling output drive. Ordering options include a choice of 1kV<sub>RMS</sub> isolation ratings. # TABLE OF CONTENTS | 1. Electrical Specifications 3 2. Functional Description 7 2.1. Theory of Operation 7 3. Device Operation 8 3.1. Device Startup 10 3.2. Undervoltage Lockout 10 3.3. Layout Recommendations 11 3.4. Fail-Safe Operating Mode 11 4. Pin Descriptions (Si8030/35) 12 5. Pin Descriptions (Si8040/45) 13 6. Pin Descriptions (Si8050) 14 7. Pin Descriptions (Si8055) 15 8. Pin Descriptions (Si8065) 15 9. Ordering Guide 17 10. Package Outline: 16-Pin QSOP 18 11. Land Pattern: 16-Pin QSOP 20 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2. Functional Description 7 2.1. Theory of Operation 7 3. Device Operation 8 3.1. Device Startup 10 3.2. Undervoltage Lockout 10 3.3. Layout Recommendations 11 3.4. Fail-Safe Operating Mode 11 4. Pin Descriptions (Si8030/35) 12 5. Pin Descriptions (Si8040/45) 13 6. Pin Descriptions (Si8050) 14 7. Pin Descriptions (Si8055) 15 8. Pin Descriptions (Si8065) 16 9. Ordering Guide 17 10. Package Outline: 16-Pin QSOP 18 | | 3. Device Operation 8 3.1. Device Startup 10 3.2. Undervoltage Lockout 10 3.3. Layout Recommendations 11 3.4. Fail-Safe Operating Mode 11 4. Pin Descriptions (Si8030/35) 12 5. Pin Descriptions (Si8040/45) 13 6. Pin Descriptions (Si8050) 14 7. Pin Descriptions (Si8055) 15 8. Pin Descriptions (Si8065) 16 9. Ordering Guide 17 10. Package Outline: 16-Pin QSOP 18 | | 3. Device Operation 8 3.1. Device Startup 10 3.2. Undervoltage Lockout 10 3.3. Layout Recommendations 11 3.4. Fail-Safe Operating Mode 11 4. Pin Descriptions (Si8030/35) 12 5. Pin Descriptions (Si8040/45) 13 6. Pin Descriptions (Si8050) 14 7. Pin Descriptions (Si8055) 15 8. Pin Descriptions (Si8065) 16 9. Ordering Guide 17 10. Package Outline: 16-Pin QSOP 18 | | 3.2. Undervoltage Lockout 3.3. Layout Recommendations 3.4. Fail-Safe Operating Mode 4. Pin Descriptions (Si8030/35) 5. Pin Descriptions (Si8040/45) 6. Pin Descriptions (Si8050) 7. Pin Descriptions (Si8055) 8. Pin Descriptions (Si8065) 9. Ordering Guide 17. Package Outline: 16-Pin QSOP | | 3.2. Undervoltage Lockout 3.3. Layout Recommendations 3.4. Fail-Safe Operating Mode 4. Pin Descriptions (Si8030/35) 5. Pin Descriptions (Si8040/45) 6. Pin Descriptions (Si8050) 7. Pin Descriptions (Si8055) 8. Pin Descriptions (Si8065) 9. Ordering Guide 17. Package Outline: 16-Pin QSOP | | 3.4. Fail-Safe Operating Mode 11 4. Pin Descriptions (Si8030/35) 12 5. Pin Descriptions (Si8040/45) 13 6. Pin Descriptions (Si8050) 14 7. Pin Descriptions (Si8055) 15 8. Pin Descriptions (Si8065) 16 9. Ordering Guide 17 10. Package Outline: 16-Pin QSOP 18 | | 3.4. Fail-Safe Operating Mode 11 4. Pin Descriptions (Si8030/35) 12 5. Pin Descriptions (Si8040/45) 13 6. Pin Descriptions (Si8050) 14 7. Pin Descriptions (Si8055) 15 8. Pin Descriptions (Si8065) 16 9. Ordering Guide 17 10. Package Outline: 16-Pin QSOP 18 | | 4. Pin Descriptions (Si8030/35) | | 5. Pin Descriptions (Si8040/45) 13 6. Pin Descriptions (Si8050) 14 7. Pin Descriptions (Si8055) 15 8. Pin Descriptions (Si8065) 16 9. Ordering Guide 17 10. Package Outline: 16-Pin QSOP 18 | | 6. Pin Descriptions (Si8050) | | 7. Pin Descriptions (Si8055) | | 8. Pin Descriptions (Si8065) | | 9. Ordering Guide | | 10. Package Outline: 16-Pin QSOP18 | | | | | | 12. Top Markings | | 12.1. Top Marking (16-Pin QSOP) | | 12.2. Top Marking Explanation (16-Pin QSOP) | | Revision History | ## 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------|------------------|------|-----|-----|------| | Ambient Operating Temperature* | T <sub>A</sub> | -40 | 25 | 125 | °C | | Supply Voltage | V <sub>DD1</sub> | 3.15 | _ | 5.5 | V | | | $V_{DD2}$ | 3.15 | _ | 5.5 | V | \*Note: The maximum ambient temperature is dependent on data frequency, output loading, number of operating channels, and supply voltage. **Table 2. Electrical Characteristics** $(V_{DD1} = 3.15 \text{ to } 5.5 \text{ V}, V_{DD2} = 3.15 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } 125 \,^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|--------------------|---------------------------------------------|------------------------------------------|------|------|------| | VDD Undervoltage<br>Threshold | VDDUV+ | V <sub>DD1</sub> , V <sub>DD2</sub> rising | 2.65 | 2.80 | 3.05 | V | | VDD Undervoltage<br>Threshold | VDDUV- | V <sub>DD1</sub> , V <sub>DD2</sub> falling | 2.2 | 2.50 | 2.75 | V | | VDD Undervoltage<br>Threshold Hysteresis | VDD <sub>HYS</sub> | | _ | 270 | _ | mV | | Positive-Going Input<br>Threshold | VT+ | All inputs rising | 1.4 | 1.6 | 1.9 | V | | Negative-Going<br>Input Threshold | VT– | All inputs falling | 1.0 | 1.2 | 1.4 | V | | Input Hysteresis | V <sub>HYS</sub> | | _ | 0.40 | _ | V | | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Low Level input voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = −4 mA | V <sub>DD1</sub> ,V <sub>DD2</sub> – 0.4 | 4.8 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | ΙL | | _ | _ | ±10 | μA | | Output Impedance <sup>1</sup> | Z <sub>O</sub> | | _ | 50 | _ | Ω | | Enable Input High Current | I <sub>ENH</sub> | $V_{ENx} = V_{IH}$ | _ | 2.0 | _ | μA | | Enable Input Low Current | I <sub>ENL</sub> | $V_{ENx} = V_{IL}$ | <del>-</del> | 16 | _ | μA | | Supply Current (DC) | | | | | | | | $V_{DD1}$ | | $V_1 = 0, 1$ | _ | 4.4 | 7.5 | mA | | $V_{DD2}$ | | C <sub>L</sub> = 15 pF | _ | 7.5 | 10 | mA | ## Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 50 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. ### **Table 2. Electrical Characteristics (Continued)** $(V_{DD1} = 3.15 \text{ to } 5.5 \text{ V}, V_{DD2} = 3.15 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } 125 \,^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|-----|-----|-----|-------| | Supply Current (10 Mbps) | | | | | | | | $V_{DD1}$ | | $V_I = 5 MHz$ | _ | 4.4 | 7.5 | mA | | $V_{DD2}$ | | C <sub>L</sub> = 15 pF | | 9.4 | 12 | mA | | Maximum Data Rate | | | 0 | _ | 10 | Mbps | | Minimum Pulse Width | | | _ | _ | 100 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 2 | 20 | 40 | 65 | ns | | Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 2 | _ | 20 | 30 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | 20 | 30 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | 20 | 30 | ns | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 2.5 | 4.0 | ns | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> = 15 pF<br>See Figure 2 | _ | 2.5 | 4.0 | ns | | Common Mode<br>Transient Immunity | CMTI | $V_I = V_{DD}$ or 0 V<br>$V_{CM} = 1500$ V (see Figure 3) | 35 | 50 | _ | kV/µs | | Enable to Data Valid | t <sub>en1</sub> | See Figure 1 | _ | 10 | _ | ns | | Enable to Data Tri-State | t <sub>en2</sub> | See Figure 1 | _ | 10 | _ | ns | | Start-up Time <sup>3</sup> | t <sub>SU</sub> | | _ | 40 | _ | μs | | Notos: | • | 1 | | • | • | • | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 50 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. Figure 1. ENABLE Timing Diagram SHIPPN LAPS Figure 2. Propagation Delay Timing **Figure 3. Common Mode Transient Immunity Test Circuit** **Table 3. Thermal Characteristics** | Parameter | Symbol | QSOP-16 | Unit | |---------------------------------------|---------------|---------|------| | IC Junction-to-Air Thermal Resistance | $\theta_{JA}$ | 105 | °C/W | | Max Junction Temperature | TJ | 130 | °C | ## Table 4. Absolute Maximum Ratings<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|-------------------------------------|------|-----|-----------------------|-----------| | Storage Temperature <sup>2</sup> | T <sub>STG</sub> | -65 | _ | 150 | °C | | Ambient Temperature Under Bias | T <sub>A</sub> | -40 | _ | 125 | °C | | Junction Temperature | T <sub>J</sub> | _ | _ | 150 | °C | | Supply Voltage | V <sub>DD1</sub> , V <sub>DD2</sub> | -0.5 | _ | 7.0 | V | | Input Voltage | V <sub>I</sub> | -0.5 | _ | V <sub>DD</sub> + 0.5 | V | | Output Voltage | V <sub>O</sub> | -0.5 | _ | V <sub>DD</sub> + 0.5 | V | | Output Current Drive Channel | I <sub>O</sub> | _ | _ | 22 | mA | | Latchup Immunity <sup>3</sup> | | _ | _ | 100 | V/ns | | Lead Solder Temperature (10 s) | | _ | _ | 260 | °C | | Maximum Isolation (Input to Output) (1 sec)<br>QSOP-16 | | _ | _ | 1500 | $V_{RMS}$ | ### Notes: - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to conditions as specified in the operational sections of this data sheet. - 2. VDE certifies storage temperature from -40 to 150 °C. - 3. Latchup immunity specification is for slew rate applied across GND1 and GND2. ## 2. Functional Description ### 2.1. Theory of Operation The Si80xx comprises a transmitter and a receiver separated by a semiconductor-based isolation barrier. The Si80xx uses a high-frequency internal oscillator on the transmitter to modulate digital input signals across the capacitive isolation barrier. On the receiver side, these signals are demodulated back to the corresponding digital output signals that are galvanically isolated from the input. This simple and elegant architecture provides a robust data path and requires no special considerations or initialization at start-up. A simplified block diagram for an Si80xx data channel is shown in Figure 4. Figure 4. Simplified Channel Diagram The transmitter consists of an input stage that latches in data from up to six asynchronous channels, followed by a serializer stage where the data is compressed into serial data packets that are then coupled across the capacitive isolation barrier. The receiver consists of a demodulator block that converts the modulated signal back into serial data packets that are then deserialized and latched to the output. ## 3. Device Operation Device behavior during start-up, normal operation, and shutdown is shown in Figure 5, where UVLO+ and UVLO- are the positive-going and negative-going thresholds respectively. Refer to Table 5 to determine outputs when power supply (VDD) is not present. Additionally, refer to Table 6 for logic conditions when enable pins are used. **Table 5. Si80xx Logic Operation** | V <sub>I</sub><br>Input <sup>1,2</sup> | EN<br>Input <sup>1,2,3,4</sup> | VDDI<br>State <sup>1,5,6</sup> | VDDO<br>State <sup>1,5,6</sup> | V <sub>O</sub> Output <sup>1,2</sup> | Comments | |----------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Н | H or NC | Р | Р | Н | Enabled, normal operation. | | L | H or NC | Р | Р | L | | | X <sup>7</sup> | L | Р | Р | Hi-Z <sup>8</sup> | Disabled. | | X <sup>7</sup> | H or NC | UP | Р | L | Upon transition of VDDI from unpowered to powered, $V_{O}$ returns to the same state as $V_{I}$ after Startup Time, $t_{SU}$ | | X <sup>7</sup> | L | UP | Р | Hi-Z <sup>8</sup> | Disabled. | | X <sup>7</sup> | X <sup>7</sup> | Р | UP | Undetermined | Upon transition of VDDO from unpowered to powered, $V_O$ returns to the same state as $V_I$ after Start-up Time, $t_{SU}$ , if EN is in either the H or NC state. Upon transition of VDDO from unpowered to powered, $V_O$ returns to Hi-Z after Start-up Time, $t_{SU}$ , if EN is L. | #### **Notes** - VDDI and VDDO are the input and output power supplies. V<sub>I</sub> and V<sub>O</sub> are the respective input and output terminals. EN is the enable control input located on the same output side. - **2.** X = not applicable; H = Logic High; L = Logic Low; Hi-Z = High Impedance. - 3. It is recommended that the enable inputs be connected to an external logic high or low level when the Si80xx is operating in noisy environments. - 4. No Connects are not internally connected and can be left floating, tied to VDD, or tied to GND. - **5.** "Powered" state (P) is defined as 3.15 V < VDD < 5.5 V. - **6.** "Unpowered" state (UP) is defined as VDD = 0 V. - 7. Note that an I/O can power the die for a given side through an internal diode if its source has adequate current. - 8. When using the enable pin (EN) function, the output pin state is driven into a high-impedance state when the EN pin is disabled (EN = 0). ## Table 6. Enable Input Truth<sup>1</sup> | P/N | EN2 <sup>1,2</sup> | Operation | |--------------------------------------|--------------------|----------------------------------------------------------------------------------------------------| | Si8030 | Н | Outputs B1, B2, B3, B4, B5, B6 are enabled and follow input state. | | Si8040<br>Si8050 | L | Outputs B1, B2, B3, B4, B5, B6 are disabled and Logic Low or in high impedance state. <sup>3</sup> | | Si8035<br>Si8045<br>Si8055<br>Si8065 | _ | Outputs B1, B2, B3, B4, B5, B6 are enabled and follow input state. | ### Notes: - 1. Enable, EN, can be used for multiplexing, for clock sync, or other output control. EN is internally pulled-up to local VDD by a 16 µA current source allowing it to be connected to an external logic level (high or low) or left floating. To minimize noise coupling, do not connect circuit traces to EN if it is left floating. If EN is unused, it is recommended that it be connected to an external logic level, especially if the Si80xx is operating in a noisy environment. - 2. X = not applicable; H = Logic High; L = Logic Low. - 3. When using the enable pin (EN) function, the output pin state is driven into a high-impedance state when the EN pin is disabled (EN = 0). ### 3.1. Device Startup Outputs are held low during powerup until VDD is above the UVLO threshold for time period tSTART. Following this, the outputs follow the states of inputs. ## 3.2. Undervoltage Lockout Undervoltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. Both Side A and Side B each have their own undervoltage lockout monitors. Each side can enter or exit UVLO independently. For example, Side A unconditionally enters UVLO when $V_{DD1}$ falls below $V_{DD1(UVLO-)}$ and exits UVLO when $V_{DD1}$ rises above $V_{DD1(UVLO+)}$ . Side B operates the same as Side A with respect to its $V_{DD2}$ supply. See Figure 5 for more details. Figure 5. Device Behavior during Normal Operation ### 3.3. Layout Recommendations To ensure safety in the end user application, high voltage circuits (i.e., circuits with $>30 \text{ V}_{AC}$ ) must be physically separated from the safety extra-low voltage circuits (SELV is a circuit with $<30 \text{ V}_{AC}$ ) by a certain distance (creepage/clearance). If a component, such as a digital isolator, straddles this isolation barrier, it must meet those creepage/clearance requirements and also provide a sufficiently large high-voltage breakdown protection rating (commonly referred to as working voltage protection). Refer to the end-system specification (61010-1, 60950-1, 60601-1, etc.) requirements before starting any design that uses a digital isolator. #### 3.3.1. Supply Bypass The Si80xx family requires a 0.1 $\mu$ F bypass capacitor between V<sub>DD1</sub> and GND1 and V<sub>DD2</sub> and GND2. The capacitor should be placed as close as possible to the package. To enhance the robustness of a design, the user may also include resistors (50–300 $\Omega$ ) in series with the inputs and outputs if the system is excessively noisy. ### 3.3.2. Output Pin Termination The nominal output impedance of an isolator driver channel is approximately 50 $\Omega$ , $\pm 40\%$ , which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. ### 3.4. Fail-Safe Operating Mode The default output state of Si80xx devices is logic low when the output supply is powered. # 4. Pin Descriptions (Si8030/35) | Name | Pin# | Туре | Description | | | | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------|--|--|--| | V <sub>DD1</sub> | 1 | Supply | Side 1 power supply. | | | | | GND1 | 2 | Ground | Side 1 ground. | | | | | A1 | 3 | Digital Input | Side 1 digital input. | | | | | A2 | 4 | Digital Input | Side 1 digital input. | | | | | A3 | 5 | Digital Input | Side 1 digital input. | | | | | NC* | 6 | NA | No Connect. | | | | | NC* | 7 | NA | No Connect. | | | | | GND1 | 8 | Ground | Side 1 ground. | | | | | GND2 | 9 | Ground | Side 2 ground. | | | | | EN2/NC* | 10 | Digital Input | Side 2 active high enable on Si8030. NC on Si8035. | | | | | NC* | 11 | NA | No Connect. | | | | | В3 | 12 | Digital Output | Side 2 digital output. | | | | | B2 | 13 | Digital Output | Side 2 digital output. | | | | | B1 | 14 | Digital Output | Side 2 digital output. | | | | | GND2 | 15 | Ground | Side 2 ground. | | | | | V <sub>DD2</sub> | 16 | Supply | Side 2 power supply. | | | | | *Note: No Connect. Th | Note: No Connect. These pins are not internally connected. They can be left floating, tied to V <sub>DD</sub> or tied to GND. | | | | | | # 5. Pin Descriptions (Si8040/45) | Name | Pin# | Туре | Description | | | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------|--|--|--| | V <sub>DD1</sub> | 1 | Supply | Side 1 power supply. | | | | | GND1 | 2 | Ground | Side 1 ground. | | | | | A1 | 3 | Digital Input | Side 1 digital input. | | | | | A2 | 4 | Digital Input | Side 1 digital input. | | | | | A3 | 5 | Digital Input | Side 1 digital input. | | | | | A4 | 6 | Digital Input | Side 1 digital input. | | | | | NC* | 7 | NA | No Connect. | | | | | GND1 | 8 | Ground | Side 1 ground. | | | | | GND2 | 9 | Ground | Side 2 ground. | | | | | EN2/NC* | 10 | Digital Input | Side 2 active high enable on Si8040. NC on Si8045. | | | | | B4 | 11 | Digital Output | Side 2 digital output. | | | | | В3 | 12 | Digital Output | Side 2 digital output. | | | | | B2 | 13 | Digital Output | Side 2 digital output. | | | | | B1 | 14 | Digital Output | Side 2 digital output. | | | | | GND2 | 15 | Ground | Side 2 ground. | | | | | V <sub>DD2</sub> | 16 | Supply | Side 2 power supply. | | | | | *Note: No Connect. Th | ote: No Connect. These pins are not internally connected. They can be left floating, tied to V <sub>DD</sub> or tied to GND. | | | | | | # 6. Pin Descriptions (Si8050) | | Type | Description | |----|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Supply | Side 1 power supply. | | 2 | Digital Input | Side 1 digital input. | | 3 | Digital Input | Side 1 digital input. | | 4 | Digital Input | Side 1 digital input. | | 5 | Digital Input | Side 1 digital input. | | 6 | Digital Input | Side 1 digital input. | | 7 | NA | No connect. | | 8 | Ground | Side 1 ground. | | 9 | Ground | Side 2 ground. | | 10 | Digital Input | Side 2 active high enable on Si8050. | | 11 | Digital Output | Side 2 digital output. | | 12 | Digital Output | Side 2 digital output. | | 13 | Digital Output | Side 2 digital output. | | 14 | Digital Output | Side 2 digital output. | | 15 | Digital Output | Side 2 digital output. | | 16 | Supply | Side 2 power supply. | | | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | 2 Digital Input 3 Digital Input 4 Digital Input 5 Digital Input 6 Digital Input 7 NA 8 Ground 9 Ground 10 Digital Input 11 Digital Output 12 Digital Output 13 Digital Output 14 Digital Output 15 Digital Output | \*Note: No Connect. These pins are not internally connected. They can be left floating, tied to V<sub>DD</sub> or tied to GND. # 7. Pin Descriptions (Si8055) | Name | Pin# | Туре | Description | |------------------|------|----------------|------------------------| | V <sub>DD1</sub> | 1 | Supply | Side 1 power supply. | | GND1 | 2 | Ground | Side 1 ground. | | A1 | 3 | Digital Input | Side 1 digital input. | | A2 | 4 | Digital Input | Side 1 digital input. | | A3 | 5 | Digital Input | Side 1 digital input. | | A4 | 6 | Digital Input | Side 1 digital input. | | A5 | 7 | Digital Input | Side 1 digital input. | | GND1 | 8 | Ground | Side 1 ground. | | GND2 | 9 | Ground | Side 2 ground. | | B5 | 10 | Digital Output | Side 2 digital output. | | B4 | 11 | Digital Output | Side 2 digital output. | | В3 | 12 | Digital Output | Side 2 digital output. | | B2 | 13 | Digital Output | Side 2 digital output. | | B1 | 14 | Digital Output | Side 2 digital output. | | GND2 | 15 | Ground | Side 2 ground. | | V <sub>DD2</sub> | 16 | Supply | Side 2 power supply. | 15 # 8. Pin Descriptions (Si8065) | Name | Pin# | Type | Description | |------------------|------|----------------|------------------------| | V <sub>DD1</sub> | 1 | Supply | Side 1 power supply. | | A1 | 2 | Digital Input | Side 1 digital input. | | A2 | 3 | Digital Input | Side 1 digital input. | | A3 | 4 | Digital Input | Side 1 digital input. | | A4 | 5 | Digital Input | Side 1 digital input. | | A5 | 6 | Digital Input | Side 1 digital input. | | A6 | 7 | Digital Input | Side 1 digital input. | | GND1 | 8 | Ground | Side 1 ground. | | GND2 | 9 | Ground | Side 2 ground. | | В6 | 10 | Digital Output | Side 2 digital output. | | B5 | 11 | Digital Output | Side 2 digital output. | | B4 | 12 | Digital Output | Side 2 digital output. | | В3 | 13 | Digital Output | Side 2 digital output. | | B2 | 14 | Digital Output | Side 2 digital output. | | B1 | 15 | Digital Output | Side 2 digital output. | | V <sub>DD2</sub> | 16 | Supply | Side 2 power supply. | # 9. Ordering Guide Table 7. Ordering Guide for Valid OPNs<sup>1,2,3</sup> | Number of<br>Inputs/Outputs | Default Output<br>State | Output<br>Enable<br>Yes/No | Isolation<br>Rating<br>(kVrms) | Package | |-----------------------------|-------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|----------------| | | | | | | | 3 | Low | Yes | 1 | QSOP-16 | | 3 | Low | No | 1 | QSOP-16 | | | | | | | | 4 | Low | Yes | 1 | QSOP-16 | | 4 | Low | No | 1 | QSOP-16 | | | | | | | | 5 | Low | Yes | 1 | QSOP-16 | | 5 | Low | No | 1 | QSOP-16 | | | | | | | | 6 | Low | No | 1 | QSOP-16 | | | 3 3 4 4 5 5 5 | Inputs/Outputs 3 Low 3 Low 4 Low 4 Low 5 Low | Inputs/Outputs State Enable Yes/No 3 Low Yes 3 Low No 4 Low Yes 4 Low No 5 Low No 5 Low No | Inputs/Outputs | #### Notes: - 1. All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures. - 2. "Si" and "SI" are used interchangeably. - 3. Add an "R" at the end of the device to denote tape and reel option. # 10. Package Outline: 16-Pin QSOP Figure 6 illustrates the package details for the Si80xx in a 16-pin QSOP package. Table 8 lists the values for the dimensions shown in the illustration. Figure 6. 16-pin QSOP Package **Table 8. Package Diagram Dimensions** | Dimension | Min | Max | |-----------|-----------|------| | A | _ | 1.75 | | A1 | 0.10 | 0.25 | | A2 | 1.25 | _ | | b | 0.20 | 0.30 | | С | 0.17 | 0.25 | | D | 4.89 [ | BSC | | E | 6.00 I | BSC | | E1 | 3.90 BSC | | | е | 0.635 BSC | | | L | 0.40 | 1.27 | | L2 | 0.25 I | BSC | | h | 0.25 | 0.50 | | θ | 0° | 8° | | aaa | 0.1 | 0 | | bbb | 0.2 | 0 | | ccc | 0.10 | | | ddd | 0.25 | | ### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-137, Variation AB. - **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 11. Land Pattern: 16-Pin QSOP Figure 7 illustrates the recommended land pattern details for the Si80xx in a 16-pin QSOP package. Table 9 lists the values for the dimensions shown in the illustration. Figure 7. 16-Pin QSOP PCB Land Pattern **Table 9. 16-Pin QSOP Land Pattern Dimensions** | Dimension | Feature | (mm) | |-----------|--------------------|-------| | C1 | Pad Column Spacing | 5.40 | | E | Pad Row Pitch | 0.635 | | X1 | Pad Width | 0.40 | | Y1 | Pad Length | 1.55 | #### Notes: - 1. This Land Pattern Design is based on IPC-7351 pattern SOP63P602X173-16N for Density Level B (Median Land Protrusion). - **2.** All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed. # 12. Top Markings # 12.1. Top Marking (16-Pin QSOP) # 12.2. Top Marking Explanation (16-Pin QSOP) | Line 1 Marking: | Base Part Number Ordering Options (See Ordering Guide for more information). | 80 = Isolator product series XY = Channel Configuration X = # of data channels (6, 5, 4, 3) Y = # of reverse channels (0)* S = operating mode: A = default output = low V = Insulation rating A = 1 kV | | |-------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Line 2 Marking: | RTTTTT = Mfg Code | Manufacturing code from assembly house "R" indicates revision | | | Line 3 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House. Corresponds to the year and work week of the mold date. | | | *Note: Si8035/45/55/65 have 0 reverse channels. | | | | ## **REVISION HISTORY** ## **Revision 1.1** July, 2018 - Removed references to default output high option. - Updated "Features" on front page. - Updated "3. Device Operation" on page 8. - Updated "3.4. Fail-Safe Operating Mode" on page 11. - Updated "9. Ordering Guide" on page 17. - Updated "12. Top Markings" on page 21. ### **Revision 1.0** January, 2014 ### **Revision 0.9** October, 2013 ■ Initial revision. Products www.silabs.com/products Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, Z-Wave and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA