# DMOS dual full bridge driver with PWM current controller **Datasheet - production data** PowerDIP24 (20 + 2 + 2) PowerSO36 SO24 (20 + 2 + 2) Ordering numbers: L6207N (PowerDIP24) L6207PD (PowerSO36) L6207D (SO24) #### **Features** - Operating supply voltage from 8 to 52 V - 5.6 A output peak current (2.8 A DC) - R<sub>DS(ON)</sub> 0.3 Ω typ. value at T<sub>i</sub> = 25 °C - Operating frequency up to 100 KHz - Non-dissipative overcurrent protection - Dual independent constant t<sub>OFF</sub> PWM current controllers - Slow decay synchronous rectification - Cross conduction protection - Thermal shutdown - Undervoltage lockout - Integrated fast freewheeling diodes ### **Applications** - Bipolar stepper motor - Dual DC motor ### Description The L6207 device is a DMOS dual full bridge designed for motor control applications, realized in BCD technology, which combines isolated DMOS power transistors with CMOS and bipolar circuits on the same chip. The device also includes two independent constant off time PWM current controllers that perform the chopping regulation. Available in PowerDIP24 (20 + 2 + 2), PowerSO36 and SO24 (20 + 2 + 2) packages, the L6207 device features a non-dissipative overcurrent protection on the high-side Power MOSFETs and thermal shutdown. Contents L6207 # **Contents** | 1 | Bloc | k diagram | 3 | |----|-------|----------------------------------------------------|----| | 2 | Max | imum ratings | 4 | | 3 | Pin o | connections | 6 | | 4 | Elec | trical characteristics | 8 | | 5 | Circ | uit description | 11 | | | 5.1 | Power stages and charge pump | 11 | | | 5.2 | Logic inputs | 11 | | 6 | PWN | /I current control | 14 | | 7 | Slow | v decay mode | 18 | | | 7.1 | Non-dissipative overcurrent protection | 18 | | | 7.2 | Thermal protection | 21 | | 8 | Арр | lication information | 22 | | | 8.1 | Output current capability and IC power dissipation | 23 | | | 8.2 | Thermal management | 25 | | 9 | Pack | kage information | 28 | | 10 | Rovi | sion history | 32 | L6207 Block diagram # 1 Block diagram Figure 1. Block diagram VBOOT CHARGE PUMP VCP OVER-CURRENT DETECTION OCD OUT1<sub>A</sub> OUT2<sub>A</sub> THERMAL PROTECTION GATE LOGIC $\mathsf{EN}_\mathsf{A}$ IN1<sub>A</sub> SENSEA IN2<sub>A</sub> VOLTAGE REGULATOR PWM ONE SHOT MONOSTABLE MASKING TIME SENSE COMPARATOR VREFA $\mathsf{RC}_\mathsf{A}$ BRIDGE A VS<sub>B</sub> OVER-CURRENT DETECTION OUT1<sub>B</sub> OCDB OUT2<sub>B</sub> SENSE GATE LOGIC $\mathsf{EN}_\mathsf{B}$ VREF<sub>B</sub> RCB IN2<sub>B</sub> BRIDGE B D99IN1085Av1 Maximum ratings L6207 # 2 Maximum ratings Table 1. Absolute maximum ratings | Symbol | Parameter | Test conditions | Value | Unit | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|------| | V <sub>S</sub> | Supply voltage | $V_{SA} = V_{SB} = V_{S}$ | 60 | V | | V <sub>OD</sub> | Differential voltage between VS <sub>A</sub> , OUT1 <sub>A</sub> , OUT2 <sub>A</sub> , SENSE <sub>A</sub> and VS <sub>B</sub> , OUT1 <sub>B</sub> , OUT2 <sub>B</sub> , SENSE <sub>B</sub> | $V_{SA} = V_{SB} = V_{S} = 60 \text{ V};$<br>$V_{SENSEA} = V_{SENSEB} = GND$ | 60 | V | | V <sub>BOOT</sub> | Bootstrap peak voltage | $V_{SA} = V_{SB} = V_{S}$ | V <sub>S</sub> + 10 | V | | $V_{IN}, V_{EN}$ | Input and enable voltage range | | -0.3 to +7 | V | | V <sub>REFA</sub> ,<br>V <sub>REFB</sub> | Voltage range at pins $V_{\mbox{\scriptsize REFA}}$ and $V_{\mbox{\scriptsize REFB}}$ | | -0.3 to +7 | V | | $V_{RCA}, V_{RCB}$ | Voltage range at pins $RC_A$ and $RC_B$ | | -0.3 to +7 | ٧ | | V <sub>SENSEA</sub> ,<br>V <sub>SENSEB</sub> | Voltage range at pins $SENSE_A$ and $SENSE_B$ | | -1 to +4 | V | | I <sub>S(peak)</sub> | Pulsed supply current (for each $V_S$ pin), internally limited by the overcurrent protection | $V_{SA} = V_{SB} = V_S;$<br>$t_{PULSE} < 1 \text{ ms}$ | 7.1 | А | | I <sub>S</sub> | RMS supply current (for each $V_S$ pin) | $V_{SA} = V_{SB} = V_{S}$ | 2.8 | Α | | T <sub>stg</sub> , T <sub>OP</sub> | Storage and operating temperature range | | -40 to 150 | °C | Table 2. Recommended operating conditions | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------|--------|------| | V <sub>S</sub> | Supply voltage | $V_{SA} = V_{SB} = V_{S}$ | 8 | 52 | V | | V <sub>OD</sub> | Differential voltage between VS <sub>A</sub> , OUT1 <sub>A</sub> , OUT2 <sub>A</sub> , SENSE <sub>A</sub> and VS <sub>B</sub> , OUT1 <sub>B</sub> , OUT2 <sub>B</sub> , SENSE <sub>B</sub> | V <sub>SA</sub> = V <sub>SB</sub> = V <sub>S</sub> ;<br>V <sub>SENSEA</sub> = V <sub>SENSEB</sub> | | 52 | V | | V <sub>REFA</sub> ,<br>V <sub>REFB</sub> | Voltage range at pins $V_{REFA}$ and $V_{REFB}$ | | -0.1 | 5 | V | | V <sub>SENSEA</sub> ,<br>V <sub>SENSEB</sub> | Voltage range at pins $SENSE_A$ and $SENSE_B$ | (pulsed t <sub>W</sub> < t <sub>rr</sub> )<br>(DC) | -6<br>-1 | 6<br>1 | V | | I <sub>OUT</sub> | RMS output current | | | 2.8 | Α | | T <sub>j</sub> | Operating junction temperature | | -25 | +125 | °C | | f <sub>sw</sub> | Switching frequency | | | 100 | KHz | L6207 Maximum ratings Table 3. Thermal data | Symbol | Description | PowerDIP24 | SO24 | PowerSO36 | Unit | |------------------------|------------------------------------------------------------|------------|------|-----------|------| | R <sub>th-j-pins</sub> | Maximum thermal resistance junction pins | 18 | 14 | - | °C/W | | R <sub>th-j-case</sub> | Maximum thermal resistance junction case | - | - | 1 | °C/W | | R <sub>th-j-amb1</sub> | Maximum thermal resistance junction ambient <sup>(1)</sup> | 43 | 51 | - | °C/W | | R <sub>th-j-amb1</sub> | Maximum thermal resistance junction ambient <sup>(2)</sup> | - | - | 35 | °C/W | | R <sub>th-j-amb1</sub> | Maximum thermal resistance junction ambient <sup>(3)</sup> | - | - | 15 | °C/W | | R <sub>th-j-amb2</sub> | Maximum thermal resistance junction ambient <sup>(4)</sup> | 58 | 77 | 62 | °C/W | Mounted on a multilayer FR4 PCB with a dissipating copper surface on the bottom side of 6 cm<sup>2</sup> (with a thickness of 35 μm). <sup>2.</sup> Mounted on a multilayer FR4 PCB with a dissipating copper surface on the top side of 6 cm<sup>2</sup> (with a thickness of 35 μm). <sup>3.</sup> Mounted on a multilayer FR4 PCB with a dissipating copper surface on the top side of 6 cm $^2$ (with a thickness of 35 $\mu$ m), 16 via holes and a ground layer. <sup>4.</sup> Mounted on a multilayer FR4 PCB without any heat sinking surface on the board. Pin connections L6207 ## 3 Pin connections IN1<sub>B</sub> □ IN2<sub>B</sub> □ 11 12 GND [ 36 GND N.C. 2 35 N.C. 3 34 N.C. N.C. IN1<sub>A</sub> □ 24 ☐ VREF<sub>A</sub> 4 33 $VS_B$ $VS_A$ IN2<sub>A</sub> 2 23 ☐ EN<sub>A</sub> $\mathsf{OUT2}_\mathsf{A}$ 5 32 OUT2<sub>B</sub> SENSE<sub>A</sub> 22 ☐ VCP 6 31 N.C. N.C. VBOOT RC<sub>A</sub> □ 21 OUT2<sub>A</sub> VCP 30 □ vs<sub>A</sub> EN<sub>A</sub> 8 29 $\mathsf{EN}_\mathsf{B}$ OUT1<sub>A</sub> 5 20 VREF<sub>B</sub> 28 VREF<sub>A</sub> GND □ 19 ☐ GND IN2<sub>B</sub> 10 27 IN1<sub>A</sub> GND 🗆 18 GND IN1<sub>B</sub> 11 26 IN2<sub>A</sub> OUT1<sub>B</sub> □ VS<sub>B</sub> 17 SENSE<sub>A</sub> [ 12 25 SENSEB RC<sub>B</sub> □ OUT2<sub>B</sub> 16 RC<sub>A</sub> 13 24 $RC_B$ SENSE<sub>B</sub> 15 ☐ VBOOT N.C. 14 23 N.C. OUT1<sub>A</sub> N.C. N.C. GND [ 15 16 17 18 22 21 20 19 D02IN1347 PowerSO36<sup>(1)</sup> OUT1<sub>B</sub> N.C. N.C. GND Figure 2. Pin connections (top view) 1. The slug is internally connected to pins 1, 18, 19 and 36 (GND pins). D02IN1346 PowerDIP24/SO24 ☐ EN<sub>B</sub> $VREF_B$ 14 13 Table 4. Pin description | Package | | | | | |---------------------|-----------|-------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------| | SO24/<br>PowerDIP24 | PowerSO36 | Name Type | Туре | Function | | Pin no. | Pin no. | | | | | 1 | 10 | IN1 <sub>A</sub> | Logic input | Bridge A logic input 1. | | 2 | 11 | IN2 <sub>A</sub> | Logic input | Bridge A logic input 2. | | 3 | 12 | SENSEA | Power supply | Bridge A source pin. This pin must be connected to power ground through a sensing power resistor. | | 4 | 13 | RC <sub>A</sub> | RC pin | RC network pin. A parallel RC network connected between this pin and ground sets the current controller OFF-time of the bridge A. | | 5 | 15 | OUT1 <sub>A</sub> | Power output | Bridge A output 1. | L6207 Pin connections Table 4. Pin description (continued) | Pacl | kage | | | | |--------------------------------|-------------------|-------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SO24/<br>PowerDIP24<br>Pin no. | PowerSO36 Pin no. | Name | Туре | Function | | Fill IIO. | FIII IIO. | | | | | 6, 7, 18, 19 | 1, 18, 19, 36 | GND | GND | Signal ground terminals. In PowerDIP and SO packages, these pins are also used for heat dissipation toward the PCB. | | 8 | 22 | OUT1 <sub>B</sub> | Power output | Bridge B output 1. | | 9 | 24 | RC <sub>B</sub> | RC pin | RC network pin. A parallel RC network connected between this pin and ground sets the current controller OFF-time of the bridge B. | | 10 | 25 | SENSEB | Power supply | Bridge B source pin. This pin must be connected to power ground through a sensing power resistor. | | 11 | 26 | IN1 <sub>B</sub> | Logic input | Bridge B input 1 | | 12 | 27 | IN2 <sub>B</sub> | Logic input | Bridge B input 2 | | 13 | 28 | VREF <sub>B</sub> | Analog input | Bridge B current controller reference voltage.<br>Do not leave this pin open or connect to GND. | | 14 | 29 | EN <sub>B</sub> | Logic input <sup>(1)</sup> | Bridge B enable. LOW logic level switches OFF all Power MOSFETs of bridge B. This pin is also connected to the collector of the overcurrent and thermal protection transistor to implement overcurrent protection. If not used, it has to be connected to +5 V through a resistor. | | 15 | 30 | VBOOT | Supply voltage | Bootstrap voltage needed for driving the upper Power MOSFETs of both bridge A and bridge B. | | 16 | 32 | OUT2 <sub>B</sub> | Power output | Bridge B output 2. | | 17 | 33 | VS <sub>B</sub> | Power supply | Bridge B power supply voltage. It must be connected to the supply voltage together with pin $VS_A$ . | | 20 | 4 | VSA | Power supply | Bridge A power supply voltage. It must be connected to the supply voltage together with pin VS <sub>B</sub> . | | 21 | 5 | OUT2 <sub>A</sub> | Power output | Bridge A output 2. | | 22 | 7 | VCP | Output | Charge pump oscillator output. | | 23 | 8 | EN <sub>A</sub> | Logic input <sup>(1)</sup> | Bridge A enable. LOW logic level switches OFF all Power MOSFETs of bridge A. This pin is also connected to the collector of the overcurrent and thermal protection transistor to implement overcurrent protection. If not used, it has to be connected to +5 V through a resistor. | | 24 | 9 | VREFA | Analog input | Bridge A current controller reference voltage.<br>Do not leave this pin open or connect to GND. | <sup>1.</sup> Also connected at the output drain of the overcurrent and thermal protection MOSFET. Therefore, it has to be driven putting in series a resistor with a value in the range of 2.2 K $\Omega$ - 180 K $\Omega$ , recommended 100 K $\Omega$ . 7/33 Electrical characteristics L6207 # 4 Electrical characteristics Table 5. Electrical characteristics ( $T_{amb}$ = 25 °C, $V_{s}$ = 48 V, unless otherwise specified) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------------------|---------------------------------------------------------------------|-------|------|------|------| | V <sub>Sth(ON)</sub> | Turn-on threshold | | 6.6 | 7 | 7.4 | V | | V <sub>Sth(OFF)</sub> | Turn-off threshold | | 5.6 | 6 | 6.4 | V | | I <sub>S</sub> | Quiescent supply current | All bridges OFF;<br>$T_j = -25 \text{ °C to } 125 \text{ °C}^{(1)}$ | | 5 | 10 | mA | | T <sub>j(OFF)</sub> | Thermal shutdown temperature | | | 165 | | °C | | Output DM | IOS transistors | | | | | | | | High side switch ON secietars | T <sub>j</sub> = 25 °C | | 0.34 | 0.4 | W | | | High-side switch ON resistance | $T_j = 25 \text{ °C}$ $T_j = 125 \text{ °C}^{(1)}$ | | 0.53 | 0.59 | W | | R <sub>DS(ON)</sub> | Law side switch ON resistance | T <sub>j</sub> = 25 °C | | 0.28 | 0.34 | W | | | Low-side switch ON resistance | $T_j = 25 \text{ °C}$ $T_j = 125 \text{ °C}^{(1)}$ | | 0.47 | 0.53 | W | | | Lockago gurrent | EN = low; OUT = V <sub>S</sub> | | | 2 | mA | | I <sub>DSS</sub> | Leakage current | EN = low; OUT = GND | -0.15 | | | mA | | Source dra | ain diodes | | | | | | | V <sub>SD</sub> | Forward ON voltage | I <sub>SD</sub> = 2.8 A, EN = LOW | | 1.15 | 1.3 | V | | t <sub>rr</sub> | Reverse recovery time | I <sub>f</sub> = 2.8 A | | 300 | | ns | | t <sub>fr</sub> | Forward recovery time | | | 200 | | ns | | Logic inpu | t | | | | | | | V <sub>IL</sub> | Low level logic input voltage | | -0.3 | | 0.8 | V | | V <sub>IH</sub> | High level logic input voltage | | 2 | | 7 | V | | I <sub>IL</sub> | Low level logic input current | GND logic input voltage | -10 | | | μΑ | | I <sub>IH</sub> | High level logic input current | 7 V logic input voltage | | | 10 | μΑ | | V <sub>th(ON)</sub> | Turn-on input threshold | | | 1.8 | 2.0 | V | | V <sub>th(OFF)</sub> | Turn-off input threshold | | 8.0 | 1.3 | | V | | V <sub>th(HYS)</sub> | Input threshold hysteresis | | 0.25 | 0.5 | | V | | Switching | characteristics | | | | | | | t <sub>D(on)EN</sub> | Enable to out turn ON delay time <sup>(2)</sup> | I <sub>LOAD</sub> = 2.8 A, resistive load | 100 | 250 | 400 | ns | | t <sub>D(on)IN</sub> | Input to out turn ON delay time | I <sub>LOAD</sub> = 2.8 A, resistive load<br>(deadtime included) | | 1.6 | | μs | | t <sub>RISE</sub> | Output rise time <sup>(2)</sup> | I <sub>LOAD</sub> = 2.8 A, resistive load | 40 | | 250 | ns | | t <sub>D(off)EN</sub> | Enable to out turn OFF delay time <sup>(2)</sup> | I <sub>LOAD</sub> = 2.8 A, resistive load | 300 | 550 | 800 | ns | | t <sub>D(off)IN</sub> | Input to out turn OFF delay time | I <sub>LOAD</sub> = 2.8 A, resistive load | | 600 | | ns | Table 5. Electrical characteristics ( $T_{amb}$ = 25 °C, $V_s$ = 48 V, unless otherwise specified) (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------------------|------------------------------------------------------------|----------------------------------------------|------|------|------|------| | t <sub>FALL</sub> | Output fall time <sup>(2)</sup> | I <sub>LOAD</sub> = 2.8 A, resistive load | 40 | | 250 | ns | | t <sub>dt</sub> | Deadtime protection | | 0.5 | 1 | | μs | | f <sub>CP</sub> | Charge pump frequency | -25 °C <t<sub>j &lt; 125 °C</t<sub> | | 0.6 | 1 | MHz | | PWM com | parator and monostable | | | | | | | I <sub>RCA,</sub> I <sub>RCB</sub> | Source current at pins RC <sub>A</sub> and RC <sub>B</sub> | $V_{RCA} = V_{RCB} = 2.5 \text{ V}$ | 3.5 | 5.5 | | mA | | V <sub>offset</sub> | Offset voltage on sense comparator | V <sub>REFA,</sub> V <sub>REFB</sub> = 0.5 V | | ±5 | | mV | | t <sub>PROP</sub> | Turn OFF propagation delay <sup>(3)</sup> | | | 500 | | ns | | t <sub>BLANK</sub> | Internal blanking time on SENSE pins | | | 1 | | μs | | t <sub>ON(MIN)</sub> | Minimum On time | | | 1.5 | 2 | μs | | t | PWM recirculation time | $R_{OFF}$ = 20 $K\Omega$ ; $C_{OFF}$ = 1 nF | | 13 | | μs | | t <sub>OFF</sub> | 1 WW recirculation time | $R_{OFF}$ = 100 $K\Omega$ ; $C_{OFF}$ = 1 nF | | 61 | | μs | | I <sub>BIAS</sub> | Input bias current at pins $VREF_A$ and $VREF_B$ | | | | 10 | μΑ | | Overcurre | nt protection | | | | | | | I <sub>SOVER</sub> | Input supply overcurrent protection threshold | $T_j$ = -25 °C to 125 °C <sup>(1)</sup> | 4 | 5.6 | 7.1 | Α | | R <sub>OPDR</sub> | Open drain ON resistance | I = 4 mA | | 40 | 60 | W | | t <sub>OCD(ON)</sub> | OCD turn-on delay time <sup>(4)</sup> | I = 4 mA; C <sub>EN</sub> < 100 pF | | 200 | | ns | | t <sub>OCD(OFF)</sub> | OCD turn-off delay time(10) | I = 4 mA; C <sub>EN</sub> < 100 pF | | 100 | | ns | - 1. Tested at 25 $^{\circ}\text{C}$ in a restricted range and guaranteed by characterization. - 2. See Figure 3: Switching characteristic definition. - 3. Measured applying a voltage of 1 V to pin SENSE and a voltage drop from 2 V to 0 V to pin VREF. - 4. See Figure 4: Overcurrent detection timing definition. Figure 3. Switching characteristic definition Electrical characteristics L6207 Figure 4. Overcurrent detection timing definition L6207 Circuit description ## 5 Circuit description ### 5.1 Power stages and charge pump The L6207 device integrates two independent power MOS full bridges. Each power MOS has an $R_{DS(ON)}$ = 0.3 $\Omega$ (typical value at 25 °C), with intrinsic fast freewheeling diode. Cross conduction protection is achieved using a deadtime (t<sub>d</sub> = 1 $\mu$ s typical) between the switch off and switch on of two power MOS in one leg of a bridge. Using N-channel power MOS for the upper transistors in the bridge requires a gate drive voltage above the power supply voltage. The bootstrapped ( $V_{BOOT}$ ) supply is obtained through an internal oscillator and few external components to realize a charge pump circuit as shown in *Figure 5*. The oscillator output (VCP) is a square wave at 600 kHz (typical) with 10 V amplitude. Recommended values/part numbers for the charge pump circuit are shown in *Table 6*. | Component | Value | |-------------------|--------| | С <sub>воот</sub> | 220 nF | | C <sub>P</sub> | 10 nF | | R <sub>P</sub> | 100 Ω | | D1 | 1N4148 | | D2 | 1N4148 | Table 6. Charge pump external components values ## 5.2 Logic inputs Pins IN1<sub>A</sub>, IN2<sub>B</sub>, IN1<sub>B</sub> and IN2<sub>B</sub> are TTL/CMOS compatible logic inputs. The internal structure is shown in *Figure 6*. Typical value for turn-on and turn-off thresholds are respectively $V_{th(on)} = 1.8 \text{ V}$ and $V_{th(off)} = 1.3 \text{ V}$ . Pins $EN_A$ and $EN_B$ have identical input structure with the exception that the drains of the overcurrent and thermal protection MOSFETs (one for the bridge A and one for the bridge B) are also connected to these pins. Due to these connections some care needs to be taken in driving these pins. The $EN_A$ and $EN_B$ inputs may be driven in one of two configurations as Circuit description L6207 shown in *Figure 7* or *8*. If driven by an open drain (collector) structure, a pull-up resistor $R_{EN}$ and a capacitor $C_{EN}$ are connected as shown in *Figure 7*. If the driver is a standard pushpull structure, the resistor $R_{EN}$ and the capacitor $C_{EN}$ are connected as shown in *Figure 8*. The resistor $R_{EN}$ should be chosen in the range from 2.2 k $\Omega$ to 180 K $\Omega$ . Recommended values for $R_{EN}$ and $C_{EN}$ are respectively 100 K $\Omega$ and 5.6 nF. More information on selecting the values is found in *Section 7.1: Non-dissipative overcurrent protection on page 18*. Figure 6. Logic inputs internal structure Figure 7. EN<sub>A</sub> and EN<sub>B</sub> pins open collector driving Figure 8. EN<sub>A</sub> and EN<sub>B</sub> pins push-pull driving L6207 Circuit description Table 7. Truth table | | Inputs | | Ou | tputs | Description <sup>(1)</sup> | | |----|------------------|------------------|-------------------------|-------------------------|----------------------------|--| | EN | IN1 | IN2 | OUT1 | OUT2 | Description | | | L | X <sup>(2)</sup> | X <sup>(2)</sup> | High Z <sup>(3)</sup> | High Z <sup>(3)</sup> | Disable | | | Н | L | L | GND | GND | Brake mode (lower path) | | | Н | Н | L | Vs | GND (Vs) <sup>(4)</sup> | Forward | | | Н | L | Н | GND (Vs) <sup>(4)</sup> | Vs | Reverse | | | Н | Н | Н | Vs | Vs | Brake mode (upper path) | | - 1. Valid only in case of load connected between OUT1 and OUT2. - 2. X = don't care. - 3. High Z = high impedance output. - 4. GND (Vs) = GND during $t_{ON}$ , vs. during $t_{OFF}$ . PWM current control L6207 ### 6 PWM current control The L6207 device includes a constant off time PWM current controller for each of the two bridges. The current control circuit senses the bridge current by sensing the voltage drop across an external sense resistor connected between the source of the two lower power MOS transistors and ground, as shown in *Figure 9*. As the current in the load builds up the voltage across the sense resistor increases proportionally. When the voltage drop across the sense resistor becomes greater than the voltage at the reference input (VREF<sub>A</sub> or VREF<sub>B</sub>), the sense comparator triggers the monostable switching the low-side MOS off. The low-side MOS remains off for the time set by the monostable and the motor current recirculates in the upper path. When the monostable times out, the bridge will again turn on. Since the internal deadtime, used to prevent cross conduction in the bridge, delays the turn on of the power MOS, the effective off time is the sum of the monostable time plus the deadtime. Figure 9. PWM current controller simplified schematic *Figure 10* shows the typical operating waveforms of the output current, the voltage drop across the sensing resistor, the RC pin voltage and the status of the bridge. Immediately after the low-side power MOS turns on, a high peak current flows through the sensing resistor due to the reverse recovery of the freewheeling diodes. The L6207 device provides a 1 $\mu$ s blanking time $t_{BLANK}$ that inhibits the comparator output so that this current spike cannot prematurely retrigger the monostable. L6207 PWM current control Figure 10. Output current regulation waveforms PWM current control L6207 *Figure 11* shows the magnitude of the off time $t_{OFF}$ versus $C_{OFF}$ and $R_{OFF}$ values. It can be approximately calculated from the equations: #### **Equation 1** $$t_{RCFALL} = 0.6 \cdot R_{OFF} \cdot C_{OFF}$$ $$t_{OFF} = t_{RCFALL} + t_{DT} = 0.6 \cdot R_{OFF} \cdot C_{OFF} + t_{DT}$$ where $R_{OFF}$ and $C_{OFF}$ are the external component values and $t_{DT}$ is the internally generated deadtime with: #### **Equation 2** 20 KΩ $$\leq$$ R<sub>OFF</sub> $\leq$ 100 KΩ 0.47 nF $\leq$ C<sub>OFF</sub> $\leq$ 100 nF t<sub>DT</sub> = 1 μs (typical value) Therefore: #### **Equation 3** $$t_{OFF(MIN)} = 6.6 \mu s$$ $t_{OFF(MAX)} = 6 ms$ These values allow a sufficient range of t<sub>OFF</sub> to implement the drive circuit for most motors. The capacitor value chosen for $C_{OFF}$ also affects the rise time $t_{RCRISE}$ of the voltage at the pin RCOFF. The rise time $t_{RCRISE}$ will only be an issue if the capacitor is not completely charged before the next time the monostable is triggered. Therefore, the on time $t_{ON}$ , which depends by motors and supply parameters, has to be bigger than $t_{RCRISE}$ for allowing a good current regulation by the PWM stage. Furthermore, the on time $t_{ON}$ cannot be smaller than the minimum on time $t_{ON(MIN)}$ . #### **Equation 4** $$\begin{cases} t_{\text{ON}} > t_{\text{ON(MIN)}} = 1.5 \mu \text{s (typ. value)} \\ t_{\text{ON}} > t_{\text{RCRISE}} - t_{\text{DT}} \end{cases}$$ $$t_{RCRISE} = 600 \cdot C_{OFF}$$ Figure 12 shows the lower limit for the on time $t_{ON}$ for having a good PWM current regulation capacity. It has to be said that $t_{ON}$ is always bigger than $t_{ON(MIN)}$ because the device imposes this condition, but it can be smaller than $t_{RCRISE}$ - $t_{DT}$ . In this last case the device continues to work but the off time $t_{OFF}$ is not more constant. So, small $C_{\mathsf{OFF}}$ value gives more flexibility for the applications (allows smaller on time and, therefore, higher switching frequency), but the smaller is the value for $C_{\mathsf{OFF}}$ , the more influential will be the noises on the circuit performance. L6207 PWM current control Figure 11. $t_{OFF}$ versus $C_{OFF}$ and $R_{OFF}$ Slow decay mode L6207 ## 7 Slow decay mode Figure 13 shows the operation of the bridge in the slow decay mode. At the start of the off time, the lower power MOS is switched off and the current recirculates around the upper half of the bridge. Since the voltage across the coil is low, the current decays slowly. After the deadtime the upper power MOS is operated in the synchronous rectification mode. When the monostable times out, the lower power MOS is turned on again after some delay set by the deadtime to prevent cross conduction. Figure 13. Slow decay mode output stage configurations ### 7.1 Non-dissipative overcurrent protection The L6207 device integrates an "Overcurrent Detection" circuit (OCD). This circuit provides protection against a short-circuit to ground or between two phases of the bridge. With this internal overcurrent detection, the external current sense resistor normally used and its associated power dissipation are eliminated. *Figure 14* shows a simplified schematic of the overcurrent detection circuit. To implement the overcurrent detection, a sensing element that delivers a small but precise fraction of the output current is implemented with each high-side power MOS. Since this current is a small fraction of the output current there is very little additional power dissipation. This current is compared with an internal reference current $I_{REF}$ . When the output current in one bridge reaches the detection threshold (typically 5.6 A), the relative OCD comparator signals a fault condition. When a fault condition is detected, the EN pin is pulled below the turn off threshold (1.3 V typical) by an internal open drain MOS with a pull down capability of 4 mA. By using an external R-C on the EN pin, the off time before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. L6207 Slow decay mode Figure 14. Overcurrent protection simplified schematic Figure 15 shows the overcurrent detection operation. The disable time $t_{DISABLE}$ before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. It is affected whether by $C_{EN}$ and $R_{EN}$ values and its magnitude is reported in Figure 16. The delay time $t_{DELAY}$ before turning off the bridge when an overcurrent has been detected depends only by $C_{EN}$ value. Its magnitude is reported in Figure 17. $C_{\text{EN}}$ is also used for providing immunity to the pin EN against fast transient noises. Therefore the value of $C_{\text{EN}}$ should be chosen as big as possible according to the maximum tolerable delay time and the $R_{\text{EN}}$ value should be chosen according to the desired disable time. The resistor $R_{EN}$ should be chosen in the range from 2.2 K $\Omega$ to 180 K $\Omega$ . Recommended values for $R_{EN}$ and $C_{EN}$ are respectively 100 K $\Omega$ and 5.6 nF that allow obtaining 200 $\mu s$ disable time. Slow decay mode L6207 Figure 15. Overcurrent protection waveforms L6207 Slow decay mode Figure 17. $t_{DELAY}$ versus $C_{EN}$ ( $V_{DD} = 5 V$ ) ## 7.2 Thermal protection In addition to the overcurrent protection, the L6207 device integrates a thermal protection for preventing the device destruction in case of junction overtemperature. It works sensing the die temperature by means of a sensible element integrated in the die. The device switches-off when the junction temperature reaches 165 °C (typ. value) with 15 °C hysteresis (typ. value). ## 8 Application information A typical application using the L6207 device is shown in *Figure 18*. Typical component values for the application are shown in *Table 8*. A high quality ceramic capacitor in the range of 100 to 200 nF should be placed between the power pins ( $VS_A$ and $VS_B$ ) and ground near the L6207 device to improve the high frequency filtering on the power supply and reduce high frequency transients generated by the switching. The capacitors connected from the $EN_A$ and $EN_B$ inputs to ground set the shutdown time for the bridge A and bridge B respectively when an overcurrent is detected (see *Section 7.1: Non-dissipative overcurrent protection on page 18*). The two current sensing inputs ( $SENSE_A$ and $SENSE_B$ ) should be connected to the sensing resistors with a trace length as short as possible in the layout. The sense resistors should be non-inductive resistors to minimize the di/dt transients across the resistor. To increase noise immunity, unused logic pins (except $EN_A$ and $EN_B$ ) are best connected to 5 V (high logic level) or GND (low logic level) (see *Table 4: Pin description on page 6*). It is recommended to keep power ground and signal ground separated on the PCB. Table 8. Component values for typical application | Component | Value | |---------------------|--------| | C <sub>1</sub> | 100 μF | | C <sub>2</sub> | 100 nF | | C <sub>A</sub> | 1 nF | | C <sub>B</sub> | 1 nF | | C <sub>BOOT</sub> | 220 nF | | C <sub>P</sub> | 10 nF | | C <sub>ENA</sub> | 5.6 nF | | C <sub>ENB</sub> | 5.6 nF | | C <sub>REFA</sub> | 68 nF | | C <sub>REFB</sub> | 68 nF | | D <sub>1</sub> | 1N4148 | | D <sub>2</sub> | 1N4148 | | R <sub>A</sub> | 39 ΚΩ | | R <sub>B</sub> | 39 ΚΩ | | R <sub>ENA</sub> | 100 ΚΩ | | R <sub>ENB</sub> | 100 ΚΩ | | R <sub>P</sub> | 100 Ω | | R <sub>SENSEA</sub> | 0.3 Ω | | R <sub>SENSEB</sub> | 0.3 Ω | Figure 18. Typical application ### 8.1 Output current capability and IC power dissipation In *Figure 19* and *Figure 20* are shown the approximate relation between the output current and the IC power dissipation using PWM current control driving two loads, for two different driving types: - One full bridge ON at a time (Figure 19) in which only one load at a time is energized. - Two full bridges ON at the same time (*Figure 20*) in which two loads at the same time are energized. For a given output current and driving type the power dissipated by the IC can be easily evaluated, in order to establish which package should be used and how large must be the on-board copper dissipating area to guarantee a safe operating junction temperature (125 °C maximum). Figure 19. IC Power dissipation versus output current with one full bridge ON at a time Figure 20. IC Power dissipation versus output current with two full bridges ON at the same time ### 8.2 Thermal management In most applications the power dissipation in the IC is the main factor that sets the maximum current that can be delivered by the device in a safe operating condition. Therefore, it has to be taken into account very carefully. Besides the available space on the PCB, the right package should be chosen considering the power dissipation. Heat sinking can be achieved using copper on the PCB with proper area and thickness. *Figure 22*, *23* and *24* show the junction to ambient thermal resistance values for the PowerSO36, PowerDIP24 and SO24 packages. For instance, using a PowerSO package with a copper slug soldered on a 1.5 mm copper thickness FR4 board with a 6 cm $^2$ dissipating footprint (copper thickness of 35 $\mu$ m), the R<sub>th j-amb</sub> is about 35 °C/W. *Figure 21* shows mounting methods for this package. Using a multilayer board with vias to a ground plane, thermal impedance can be reduced down to 15 °C/W. Slug soldered to PCB with dissipating area plus ground layer contacted through via holes Figure 21. Mounting the PowerSO package Figure 22. PowerSO36 junction ambient thermal resistance versus on-board copper area Figure 23. PowerDIP24 junction ambient thermal resistance versus on-board copper area Figure 24. SO24 junction ambient thermal resistance versus on-board copper area Figure 25. Typical quiescent current vs. supply Figure 26. Typical high-side R<sub>DS(ON)</sub> vs. supply voltage $\mathsf{R}_{\mathsf{DS}(\mathsf{ON})}[\Omega]$ 0.380 0.376 T; = 25 °C 0.372 0.368 0.364 0.360 0.356 0.352 0.348 0.344 0.340 0.336 -5 10 15 20 25 30 $V_S[V]$ Figure 27. Normalized typical quiescent current vs. switching frequency Figure 28. Normalized $R_{DS(ON)}$ vs. junction temperature (typical value) Figure 29. Typical low-side $R_{DS(ON)}$ vs. supply voltage Figure 30. Typical drain-source diode forward ON characteristic Package information L6207 # 9 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK is an ST trademark. Figure 31. PowerSO36 package outline L6207 Package information Table 9. PowerSO36 package mechanical data | | Dimensions | | | | | | | | | |-------------------|------------|-------|-------|-------|--------|-------|--|--|--| | Symbol | | mm | | inch | | | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | | Α | | | 3.60 | | | 0.141 | | | | | a1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | | | | a2 | | | 3.30 | | | 0.130 | | | | | а3 | 0 | | 0.10 | 0 | | 0.004 | | | | | b | 0.22 | | 0.38 | 0.008 | | 0.015 | | | | | С | 0.23 | | 0.32 | 0.009 | | 0.012 | | | | | D <sup>(1)</sup> | 15.80 | | 16.00 | 0.622 | | 0.630 | | | | | D1 | 9.40 | | 9.80 | 0.370 | | 0.385 | | | | | E | 13.90 | | 14.50 | 0.547 | | 0.570 | | | | | е | | 0.65 | | | 0.0256 | | | | | | e3 | | 11.05 | | | 0.435 | | | | | | E1 <sup>(1)</sup> | 10.90 | | 11.10 | 0.429 | | 0.437 | | | | | E2 | | | 2.90 | | | 0.114 | | | | | E3 | 5.80 | | 6.20 | 0.228 | | 0.244 | | | | | E4 | 2.90 | | 3.20 | 0.114 | | 0.126 | | | | | G | 0 | | 0.10 | 0 | | 0.004 | | | | | Н | 15.50 | | 15.90 | 0.610 | | 0.626 | | | | | h | | | 1.10 | | | 0.043 | | | | | L | 0.80 | | 1.10 | 0.031 | | 0.043 | | | | | N | | | 10° ( | max.) | | | | | | | S | 8° (max.) | | | | | | | | | <sup>1. &</sup>quot;D" and "E1" do not include mold flash or protrusions. <sup>-</sup> Mold flash or protrusions shall not exceed 0.15 mm (0.006 inch). <sup>-</sup> Critical dimensions are "a3", "E" and "G". Package information L6207 D D D SDIP24L Figure 32. PowerDIP24 package outline Table 10. PowerDIP24 package mechanical data | | Dimensions | | | | | | | | |--------|-------------------|-------|-------|-------|-------|-------|--|--| | Symbol | mm | | | inch | | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | А | | | 4.320 | | | 0.170 | | | | A1 | 0.380 | | | 0.015 | | | | | | A2 | | 3.300 | | | 0.130 | | | | | В | 0.410 | 0.460 | 0.510 | 0.016 | 0.018 | 0.020 | | | | B1 | 1.400 | 1.520 | 1.650 | 0.055 | 0.060 | 0.065 | | | | С | 0.200 | 0.250 | 0.300 | 0.008 | 0.010 | 0.012 | | | | D | 31.62 | 31.75 | 31.88 | 1.245 | 1.250 | 1.255 | | | | Е | 7.620 | | 8.260 | 0.300 | | 0.325 | | | | е | | 2.54 | | | 0.100 | | | | | E1 | 6.350 | 6.600 | 6.860 | 0.250 | 0.260 | 0.270 | | | | e1 | | 7.620 | | | 0.300 | | | | | L | 3.180 | | 3.430 | 0.125 | | 0.135 | | | | М | 0° min., 15° max. | | | | | | | | L6207 Package information Figure 33. SO24 package outline Table 11. SO24 package mechanical data | | Dimensions | | | | | | | | |------------------|----------------------|------|-------|-------|-------|-------|--|--| | Symbol | mm | | | inch | | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | 2.35 | | 2.65 | 0.093 | | 0.104 | | | | A1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | | | В | 0.33 | | 0.51 | 0.013 | | 0.020 | | | | С | 0.23 | | 0.32 | 0.009 | | 0.013 | | | | D <sup>(1)</sup> | 15.20 | | 15.60 | 0.598 | | 0.614 | | | | E | 7.40 | | 7.60 | 0.291 | | 0.299 | | | | е | | 1.27 | | | 0.050 | | | | | Н | 10.0 | | 10.65 | 0.394 | | 0.419 | | | | h | 0.25 | | 0.75 | 0.010 | | 0.030 | | | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | | | k | 0° (min.), 8° (max.) | | | | | | | | | ddd | | | 0.10 | | | 0.004 | | | <sup>&</sup>quot;D" dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side. Revision history L6207 # 10 Revision history Table 12. Document revision history | Initial release | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Initial release. | | | Updated Section: Description on page 1 (removed "MultiPower-" from "MultiPower-BCD technology"). Added on page 33. Updated Section 1: Block diagram (added section title, numbered and moved Figure 1: Block diagram from page 1 to page 3). Added title to Section 2: Maximum ratings on page 4, added numbers and titles from Table 1: Absolute maximum ratings to Table 3: Thermal data. Added title to Section 3: Pin connections on page 6, added number and title to Figure 2: Pin connections (top view), renumbered note 1 below Figure 2, added title to Table 4: Pin description, renumbered note 1 below Table 4: Pin description, renumbered note 1 below Table 4. Added title to Section 4: Electrical characteristics on page 8, added title and number to Table 5, renumbered notes 1 to 4 below Table 5. Renumbered Figure 3 and Figure 4. Added section numbers to Section 5: Circuit description on page 11, Section 5:1 and Section 5:2. Removed "and uC" from first sentence in Section 5:2. Removed "and uC" from first sentence in Section 5:2. Renumbered Figure 5 to Figure 8. Added numbers to Section 6: PWM current control on page 14. Renumbered Figure 9 to Figure 12. Added titles to Equation 1: on page 16 till Equation 4: on page 16. Added section numbers to Section 7: Slow decay mode on page 18, Section 7.1 and Section 7.2). Renumbered Figure 13 to Figure 17. Added section numbers to Section 8: Application information on page 22, Section 8:1 and Section 8:2. Renumbered Figure 18 to Figure 30. Updated Section 9: Package information on page 28 (added main title and ECOPACK text. Added titles from Table 9: PowerSO36 package mechanical data and from Figure 31: PowerSO36 package mechanical data and from Figure 31: PowerSO36 package mechanical data in Table 11: SO24 package mechanical data and from Figure 31: PowerSO36 package mechanical data in Table 11). Added cross-references throughout document. Added Section 10: Revision history and Table 12. | | | | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2014 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com DocID7513 Rev 2 33/33