

#### Quad low side driver

Datasheet - production data

#### **Features**

- Wide input voltage range from -24 V up to +45 V
- Wide operating supply voltage range from 4.5 V up to 32 V
- Reverse biasing protected (V<sub>S</sub> = -24 V)
- Very low standby quiescent current < 2 µA
- Programmable signal transfer polarity
- TTL and CMOS compatible inputs
- Defined output off state off for open inputs
- Three open drain DMOS outputs, with  $R_{DSon} = 1.5 \Omega$ . at 25 °C and  $V_S > 6 V$
- Output current limitation
- Controlled output slope for low EMI
- Over temperature shut-down
- Integrated output clamping for fast inductive recirculation V<sub>FB</sub> > 45 V
- Status monitoring for:
  - Over temperature
  - Disconnected ground or supply voltage



■ ESD: all pins are guaranteed till 2 kV human body mode

#### **Description**

The L9338 is a monolithic integrated quad low side driver realized in advanced Multipower-BCD technology. It is intended to drive lines, lamps or relays in automotive or industrial applications.

Table 1. Device summary

| Order code   | Package | Packing       |
|--------------|---------|---------------|
| E-L9338MD    | SO20    | Tube          |
| E-L9338MD/TR | SO20    | Tape and reel |

Contents L9338

### **Contents**

| 1 | Block diagram5 |                            |  |
|---|----------------|----------------------------|--|
| 2 | Pins           | description 6              |  |
| 3 | Elec           | trical specifications7     |  |
|   | 3.1            | Absolute maximum ratings   |  |
|   | 3.2            | Thermal data 7             |  |
|   | 3.3            | Operating condition 7      |  |
|   | 3.4            | Electrical characteristics |  |
| 4 | Circ           | uit description            |  |
| 5 | Pack           | rage information           |  |
| 6 | Revi           | sion history13             |  |

L9338 List of tables

# List of tables

|          | Device summary                                | 1 |
|----------|-----------------------------------------------|---|
| Table 2. | Pins function                                 | 6 |
| Table 3. | Absolute maximum ratings (no damage or latch) | 7 |
| Table 4. | Thermal data                                  | 7 |
| Table 5. | Operating condition                           | 7 |
| Table 6. | Electrical characteristics                    | 8 |
| Table 7. | Diagnostic                                    | 0 |
| Table 8. | Document revision history                     | 3 |

List of figures L9338

# **List of figures**

| Figure 1. | Block diagram                                       | 5 |
|-----------|-----------------------------------------------------|---|
| Figure 2. | Pins connection diagram                             | 6 |
| Figure 3. | Timing diagram                                      | 9 |
| Figure 4. | Application circuit for inverting transfer polarity | 1 |
| Figure 5. | SO20 mechanical data and package dimensions         | 2 |

L9338 Block diagram

# 1 Block diagram

Figure 1. Block diagram



Pins description L9338

## 2 Pins description

Figure 2. Pins connection diagram



Table 2. Pins function

| Pin #                | Pin name | Function       |
|----------------------|----------|----------------|
| 1                    | IN1      | Input 1        |
| 2                    | IN2      | Input 2        |
| 3                    | DIAG     | Diagnostic     |
| 4,5,6,7,14, 15,16,17 | GND      | Ground         |
| 8                    | VS       | Supply voltage |
| 9                    | IN3      | Input 3        |
| 10                   | IN4      | Input 4        |
| 11                   | EN       | Enable         |
| 12                   | OUT 4    | Output 4       |
| 13                   | OUT 3    | Output 3       |
| 18                   | OUT 2    | Output 2       |
| 19                   | OUT 1    | Output 1       |
| 20                   | PRG      | Program        |

### 3 Electrical specifications

### 3.1 Absolute maximum ratings

Table 3. Absolute maximum ratings (no damage or latch)

| Symbol            | Parameter              | Value      | Unit |
|-------------------|------------------------|------------|------|
| V <sub>S</sub>    | Supply voltage         | -24 to 45  | V    |
| Pin voltag        | es                     |            |      |
| V <sub>IN</sub>   | Input, enable, program | -24 to 45  | V    |
| V <sub>OUT</sub>  | Output                 | -0.3 to 45 | V    |
| V <sub>DIAG</sub> | Diagnostic output      | -0.3 to 45 | V    |

#### 3.2 Thermal data

Table 4. Thermal data

| Symbol                   | Parameter                                               | Value                    | Unit |
|--------------------------|---------------------------------------------------------|--------------------------|------|
| R <sub>th (j-pins)</sub> | Thermal resistance junction-to-pin                      | 14 (Typ.)                | °C/W |
| T <sub>jMon</sub>        | Temperature-monitoring Switch-off-level Switch-on-level | 160 to 190<br>140 to 170 | o o  |

#### 3.3 Operating condition

The electrical characteristics are valid within the below defined operating ranges, unless otherwise specified. The function will be guaranteed by design until  $T_{iMON}$  switch-OFF-level.

Table 5. Operating condition

| Symbol                            | Parameter            | Value      | Unit |
|-----------------------------------|----------------------|------------|------|
| V <sub>S</sub>                    | Supply voltage       | 4.5 to 32  | V    |
| V <sub>IN</sub>                   | Input pin voltage    | -24 to 45  | V    |
| V <sub>EN</sub>                   | Enable pin voltage   | -24 to 45  | ٧    |
| V <sub>OUT</sub> , V <sub>D</sub> | Output pin voltage   | -0.3 to 45 | V    |
| T <sub>j</sub>                    | Junction temperature | -40 to 150 | °C   |

### 3.4 Electrical characteristics

Table 6. Electrical characteristics

| Symbol              | Parameter                       | Test Condition                                                                           | Min. | Тур. | Max.       | Unit   |
|---------------------|---------------------------------|------------------------------------------------------------------------------------------|------|------|------------|--------|
| ΙQ                  | Quiescent current               | $-0.3V \le V_{EN} \le 0.5V;$<br>$V_S = 14V; T_j = 85^{\circ}C$                           | -    | < 2  | 10         | μΑ     |
|                     |                                 | EN = high; $V_S \le 14V$                                                                 | -    | 1.5  | 2          | mA     |
| Inputs IN           | 1 - IN3, PRG                    |                                                                                          |      |      |            |        |
| V <sub>INIIow</sub> | Input voltage low               | -                                                                                        | -24  | -    | 2.0        | V      |
| V <sub>INhigh</sub> | Input voltage high              | -                                                                                        | 2.8  | -    | 45         | V      |
| I <sub>IN</sub>     | Input current                   | -24 V ≤ V <sub>i</sub> ≤ 10 V                                                            | -10  | -    | 15         | μΑ     |
| Enable in           | put EN                          |                                                                                          |      |      |            |        |
| V <sub>ENIow</sub>  | Input voltage low               | -                                                                                        | -24  | -    | 1          | V      |
| $V_{ENhigh}$        | Input voltage high              | -                                                                                        | 3.2  | -    | Vs         | V      |
| R <sub>EN</sub>     | Input impedance                 | -24V < V <sub>i</sub> < 2.5V                                                             | 10   | -    | -          | kΩ     |
| I <sub>EN</sub>     | Input current                   | $2.5V \le V_i \le 25V$                                                                   | -    | 20   | 50         | μΑ     |
| Outputs             | OUT1-OUT3                       |                                                                                          |      |      |            |        |
| R <sub>DSon</sub>   | Output on-resistor to ground    | $V_S \ge 6 \text{ V, } I_O = 0.3 \text{ A}$ $T_j = 25 \text{ °C}$ $T_j = 125 \text{ °C}$ | -    | 1.7  | 2.3<br>3.5 | Ω<br>Ω |
| I <sub>OLeak</sub>  | Leakage current                 | $V_O = V_S = 14 \text{ V}; T_j = 85 ^{\circ}\text{C}$                                    | -    | ≤1   | 5          | μΑ     |
| V <sub>OClamp</sub> | Output voltage during clamping  | time < 200 $\mu$ s; 10 mA $\leq$ lo $\leq$ 0.3 A                                         | 45   | 52   | 60         | V      |
| I <sub>osc</sub>    | Short-circuit current           | -                                                                                        | 400  | 700  | 1200       | mA     |
| Co                  | Internal output capacities      | $V_O \ge 4.5V$                                                                           | -    | -    | 100        | pF     |
| Diagnost            | ic output DIAG                  |                                                                                          |      |      |            |        |
| $V_{Dlow}$          | Output voltage low              | $I_{DL} \le 1 \text{ mA}$                                                                | -    | 0.3  | 0.5        | V      |
| I <sub>Dmax</sub>   | Max. Output current             | Internal current limitation                                                              | 1    | 5    | 15         | mA     |
| I <sub>Dleak</sub>  | Leakage current                 | V <sub>S</sub> = 14 V; T <sub>J</sub> = 85 °C                                            | -    | ≤0.1 | 1          | μΑ     |
| Timing (s           | ee <i>Figure 3</i> )            |                                                                                          |      |      |            |        |
| t <sub>d,on</sub>   | On delay time                   |                                                                                          | -    | 2.5  | 3.5        | μS     |
| t <sub>d,off</sub>  | Off delay time                  | ].,, <b>.</b>                                                                            | -    | 3    | 4.5        | μS     |
| t <sub>set</sub>    | Enable settling time            | $V_S = 14 \text{ V, } C_{ext} = 0 \text{ pF}$<br>- 10 mA \leq I <sub>O</sub> \leq 200m A | -    | -    | 10         | μS     |
| t <sub>d,DIAG</sub> | On or off diagnostic delay time | - 10 III/ 2 I() 2 200III A                                                               | -    | -    | 10         | μS     |
| S <sub>out</sub>    | Output slopes                   |                                                                                          | 2.5  | 9    | 16         | V/µs   |

Figure 3. Timing diagram



Circuit description L9338

### 4 Circuit description

The L9338 is a quad low side driver for lines, lamps or inductive loads in automotive and industrial applications.

All inputs are TTL or CMOS compatible. This allows the device to be driven directly by a microcontroller. For the noise immunity, all inputs have a Schmitt-trigger with a hysteresis of typ. 100 mV.

Each input stage has an input voltage protection from -24 V to 45 V. The device can be activated with a 'high' signal on Enable (EN) input. Enable 'low' switches the device into the sleep mode. In this mode the quiescent current is less than 10 mA. A high signal on programming (PRG) input changes the signal transfer polarity from non inverting into the inverting mode. Normally this pin is connected to  $V_S$  or GND. These pins (PRG and EN) are internally fixed at low status by open input condition.

Independent of the programming input, the output (OUT) switches off, if the signal input (IN) pin is not connected.

Each output driver has a current limitation of min. 0.4 A and a separate thermal shut-down. The thermal shut-down deactivates that output which exceeds temperature switch off level. About 20K below this temperature threshold the output will be activated again. This means, that each output is able to sink continuously 285 mA without activating thermal shut-down at 85 °C ambient temperature. The slew rate of the output is limited to max. 14 V/ms to reduce the electromagnetic interference, but not for the enable transfer characteristic (see *Figure 3*). An integrated active flyback voltage limitation clamps the output voltage during the flyback phase of inductive loads to typ. 50 V. The power DMOS switches ON, if the device is enabled and the output swings below ground. This protection avoids the activation of parasitic inside the power DMOS.

The diagnostic (DIAG) is an open drain output. The logic status depends on the programming pin. If the PRG pin is 'low' the DIAG output becomes low, if the device works correctly.

At thermal shut-down of one channel, disconnected ground or supply voltage the diagnostic output becomes high. If the PRG pin is 'high' this output is switched off at normal function and switched on at over temperature.

Table 7. Diagnostic

| Pins                                                    | EN | PRG | IN | OUT                    | DIAG    |
|---------------------------------------------------------|----|-----|----|------------------------|---------|
|                                                         | Н  | L   | L  | L (on)                 | L (on)  |
|                                                         | Н  | L   | Н  | H (off)                | L (on)  |
| Normal function                                         | Н  | Н   | L  | H (off)                | H(off)  |
|                                                         | Н  | Н   | Н  | L (on)                 | H(off)  |
|                                                         | L  | Х   | Х  | H (off)                | H(off)  |
| Over temperature, disconnected ground or supply voltage | Н  | L   | Х  | H (off) <sup>(1)</sup> | H (off) |
| Over temperature                                        | Н  | Н   | Х  | H (off) <sup>(1)</sup> | L (on)  |

<sup>1.</sup> Selective for each channel at over temperature.

X = not relevant

L9338 Circuit description



Figure 4. Application circuit for inverting transfer polarity

Package information L9338

### 5 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>.

 $\mathsf{ECOPACK}^{\mathbb{R}}$  is an ST trademark.

Figure 5. SO20 mechanical data and package dimensions



L9338 Revision history

# 6 Revision history

Table 8. Document revision history

| Date        | Revision | Changes                                                                                        |
|-------------|----------|------------------------------------------------------------------------------------------------|
| March 2000  | 3        |                                                                                                |
| 10-Apr-2012 | 4        | Document reformatted. Updated ordering numbers, see <i>Table 1: Device summary on page 1</i> . |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

14/14 Doc ID 1766 Rev 4

