

# **TDA7396**

# 45W BRIDGE CAR RADIO AMPLIFIER WITH DIAGNOSTIC FACILITY

- HIGH POWER CAPABILITY:
  - 60W/2Ω EIAJ
  - $-45W/2\Omega$  @ Vs = 14.4V, f = 1KHz, d = 10%
- DIFFERENTIAL INPUTS (EITHER SINGLE ENDED OR DIFFERENTIAL INPUT SIGNALS ARE ACCEPTED)
- MINIMUM EXTERNAL COMPONENT COUNT:
  - NO BOOTSTRAP CAPACITORS
  - NO BOUCHEROT CELLS
  - INTERNALLY FIXED GAIN (26dB)
  - NO SVR CAPACITOR
- ST.-BY FUNCTION (CMOS COMPATIBLE)
- AUTOMATIC MUTE DURING TURN-ON/OFF
- AUTOMUTE AT MINIMUM SUPPLY VOLTAGE DETECTION
- SYNCHRONIZING PIN FOR SIMULTANEOUS TURN-ON IN MULTI-DEVICE APPLICATIONS
- NO AUDIBLE POP DURING MUTE AND ST-BY OPERATIONS

### **Diagnostic Facilities:**

- ČLIPPING DETECTOR
- SHORT CIRCUIT

Figure 1: Test And Application Circuit



- OPEN LOAD
- THERMAL SHUTDOWN

### **PROTECTIONS:**

- SHORT CIRCUIT (TO GND, TO V<sub>S</sub>, ACROSS THE LOAD)
- VERY INDUCTIVE LOADS
- CHIP OVER-TEMPERATURE
- LOAD DUMP
- OPEN GND
- ESD



April 1995 1/11

### **DESCRIPTION**

The TDA7396 is a BRIDGE class AB audio power amplifier especially intended for car radio High Power applications.

The  $2\Omega$  power capability together with the possibility to operate either in DIFFERENTIAL INPUT MODE or SINGLE ENDED INPUT MODE makes it suitable for boosters and high end car radio ap-

Figure 2: Block Diagram

plications.

The exclusive fully complementary output stage and the internally fixed gain configuration drop the external component count.

The on board clipping detector allows easy implementation of gain compression systems.

The diagnostics facility allows to detect any mistakes during car radio set assembly and wiring in the car.



**PIN CONNECTION** (Top view)



### THERMAL DATA

| Symbol                 | Description                      |     | Value | Unit |
|------------------------|----------------------------------|-----|-------|------|
| R <sub>th j-case</sub> | Thermal Resistance Junction-case | Max | 1.5   | °C/W |

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                            | Parameter                                                                    | Value      | Unit   |
|-----------------------------------|------------------------------------------------------------------------------|------------|--------|
| Vs                                | DC Supply Voltage                                                            | 28         | V      |
| V <sub>OP</sub>                   | Operating Supply Voltage                                                     | 18         | V      |
| V <sub>PEAK</sub>                 | Peak Supply Voltage (t = 50ms)                                               | 50         | V      |
| lo                                | Output Peak Current repetitive (f > 10Hz) Output Peak Current non repetitive | 6<br>7     | A<br>A |
| P <sub>tot</sub>                  | Power Dissipation (T <sub>CASE</sub> = 85°C)                                 | 43         | W      |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and Junction-Case                                                    | -40 to 150 | °C     |

# **ELECTRICAL CHARACTERISTICS** (Vs = 14.4V; $R_L = 2\Omega$ , f = 1KHz, $T_{amb} = 25$ °C, unless otherwise specified)

| Symbol                           | Parameter                                      | Test Condition                                                                  | Min. | Тур.           | Max. | Unit        |
|----------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|------|----------------|------|-------------|
| Vs                               | Supply Voltage Range                           |                                                                                 | 8    |                | 18   | V           |
| $I_q$                            | Total Quiescent Current                        |                                                                                 |      | 100            |      | mA          |
| Vos                              | Output Offset Voltage                          |                                                                                 |      |                | 150  | mV          |
| I <sub>SB</sub>                  | ST-BY Current                                  | V <sub>ST-BY</sub> = 1.5V                                                       |      |                | 100  | μΑ          |
| $I_{SBin}$                       | ST-BY Input Bias Current                       | $V_{ST-BY} = 5V$                                                                |      |                | 10   | μΑ          |
| $V_{SBon}$                       | ST-BY On Threshold Voltage                     |                                                                                 |      |                | 1.5  | V           |
| $V_{SBoff}$                      | ST-BY Off threshold Voltage                    |                                                                                 | 3.5  |                |      | V           |
| ATT <sub>ST-BY</sub>             | ST-BY Attenuation                              |                                                                                 |      | 90             |      | dB          |
| R <sub>EXT</sub> /R <sub>S</sub> | Mute Resistor Ratio for External Mute Control  | (see Application Circuit of fig. 4)                                             | 0.63 |                | 0.69 | V           |
| $I_{M in}$                       | Mute Input Bias Current                        | V <sub>MUTE</sub> = 5V                                                          |      |                | 10   | μΑ          |
| $A_M$                            | Mute Attenuation                               |                                                                                 |      | 90             |      | dB          |
| Po                               | RMS Output Power                               | d = 10%<br>d = 1%<br>$d = 10\%$ ; $R_L = 4\Omega$                               |      | 45<br>35<br>27 |      | W<br>W<br>W |
|                                  | EIAJ Output Power                              | V <sub>S</sub> = 13.7V                                                          |      | 60             |      | W           |
| d                                | Distortion                                     | $P_{O} = 0.1 \text{ to } 20W$<br>$P_{O} = 0.1 \text{ to } 15W; R_{L} = 4\Omega$ |      | 0.06<br>0.03   |      | %<br>%      |
| $G_V$                            | Voltage Gain                                   |                                                                                 | 25   | 26             | 27   | dB          |
| $f_H$                            | High Frequency rolloff                         | $P_O = 1W$ ; -3dB                                                               | 75   |                |      | KHz         |
| R <sub>IN</sub>                  | Input Impedance                                | Differential                                                                    |      | 60             |      | ΚΩ          |
|                                  |                                                | Single Ended                                                                    |      | 55             |      | ΚΩ          |
| E <sub>IN</sub>                  | Input Noise Voltage                            | $R_g = 0\Omega$ ; $f = 22Hz$ to $22KHz$                                         |      | 4              |      | mV          |
| CMRR                             | Input Common Mode Rejection                    | f = 1KHz; V <sub>IN</sub> = 1Vrms                                               |      | 70             |      | dB          |
| SVR                              | Supply Voltage Rejection                       | $R_g = 0\Omega$ ; $V_r = 1 Vrms$                                                |      | 60             |      | dB          |
| CDL                              | Clipping Detection Level                       |                                                                                 |      | 0.5            |      | %           |
| $T_{sd}$                         | Absolute Thermal Shutdown Junction Temperature |                                                                                 |      | 160            |      | dB          |

### **FUNCTIONAL DESCRIPTION**

| Pin  | Function | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2 | INPUTS   | The input stage is a high impedance differential type also capable of operation in single ended mode with one input capacitively coupled to the signal GND. the impedance seen by the inverting and non inverting input pins must be matched.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4    | CD - DIA | The TDA7396 is equipped with a diagnostics circuitry able to detect the following events:  - Clipping in the Output Signal  - Thermal Shutdown  - Open Load (before turn-on)  - Shorted Output: to GND, to Vs, across the load (after turn-on)  The CD-DIA(open collector) pin gives out the diagnostics signal (low during clipping or output fault condition).  The device does not work as long as the faulty condition holds; the normal operation is automatically restored after the fault removal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5, 7 | OUTPUTS  | The output stage is a bridge type able to drive loads as high as $2\Omega$ . It consists of two class AB fully complementary PNP/NPN stages fully protected. A rail to rail output voltage swing is achieved with no need of bootstrap capacitors. No external compensation is necessary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8    | STAND-BY | The TDA7396 is equipped with a diagnostics circuitry able to detect the following events - Clipping in the Output Signal - Thermal Shutdown - Open Load (before turn-on) - Shorted Output: to GND, to Vs, across the load (after turn-on) The CD-DIA(open collector) pin gives out the diagnostics signal (low during clipping or output fault condition). The device does not work as long as the faulty condition holds; the normal operation is automatically restored after the fault removal.  The output stage is a bridge type able to drive loads as high as 2Ω. It consists of two class AB fully complementary PNP/NPN stages fully protected. A rail to rail output voltage swing is achieved with no need of bootstrap capacitors. No external compensation is necessary.  The device features a ST-BY function which shuts down all the internal bias supplies when the ST-BY input is low. In ST-BY mode the amplifier sinks a small current (in the range of few μA). When the ST-BY pin is high the IC becomes fully operational  A resistor (Rs) has to be connect between pin 10 and GND in order to program the current that flows into C <sub>M</sub> capacitor (pin 11). The values of C <sub>M</sub> and R <sub>S</sub> determine the tim required to bias the amplifier.  a) The pin will have a capacitor (C <sub>M</sub> ) tied to GND to set the MUTE/STAND-BY time. An automatic Mute during turn on/off is provided to prevent noisy transients b) If a independent Mute function is needed, an external transistor circuit (see fig. 4) ms be connected to this pin; 1% precision resistors have to be used for R <sub>EXT</sub> / R <sub>S</sub> in to order |
| 10   | SYNC     | current that flows into C <sub>M</sub> capacitor (pin 11). The values of C <sub>M</sub> and R <sub>S</sub> determine the time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11   | MUTE     | a) The pin will have a capacitor ( $C_M$ ) tied to GND to set the MUTE/STAND-BY time. An automatic Mute during turn on/off is provided to prevent noisy transients b) If a independent Mute function is needed, an external transistor circuit (see fig. 4) may be connected to this pin; 1% precision resistors have to be used for $R_{EXT}/R_S$ in to order to reach the fixed limits $0.63 \le R_{EXT}/R_S \le 0.69$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Figure 3: Application Circuit with External Mute Control



Figure 4: Quiescent Current vs Supply Voltage



**Figure 6:** Output Power vs Supply Voltage ( $R_L = 2\Omega$ )



**Figure 8:** Output Power vs Supply Voltage ( $R_L = 4\Omega$ )



Figure 5: EIAJ power vs Supply Voltage



**Figure 7:** Distortion vs Frequency ( $R_L = 2\Omega$ )



**Figure 9:** Distortion vs Frequency ( $R_L = 4\Omega$ )



**Figure 10:** Supply Voltage Rejection vs Frequency



**Figure 12:** Total Power Dissipation & Efficiency vs. Output Power ( $R_L = 2\Omega$ )



Figure 11: Common Mode Rejection vs. Frequency



Figure 13: Total Power Dissipation & Efficiency vs. Output Power ( $R_L = 4\Omega$ )



Figure 14: Application Circuit



Figure 15: P.C. Board and Component Layout (1:1 scale)



# **CLIPPING DETECTION & DIAGNOSTICS** (see fig. 16)

An active pull-down circuit is provided to signal out the occurrence of any of the conditions described later. In order to use this function, the CD-DIA pin (#4) has to be resistively connected to a positive voltage reference (between 5V and Vs).

### A) Clipping Detection

Current is sunk whenever the output clipping distortion level reaches a fixed 0.5% threshold; this function allows gain compression facility when the amplifier is overdriven.

### **B) Output Fault Diagnostics**

Current is sunk as soon as one of the following output faults is recognized:

- short-circuit to GND
- short-circuit to Vs
- short-circuit across the load (after turn-on)
- open load (before turn-on)

The diagnostics signal remains steadily on until the fault is removed.

All the output fault conditions (listed above) can be distinguished from the clipping detection (A) because of their different time duration.

### THERMAL WARNING (see fig. 17)

Thermal protection has been implemented in accordance to a new principle involving different steps:

- 1) Thermal foldback (Linear Thermal Shutdown)
- Shutdown with soft restart (Absolute Thermal Shutdown)

As long as the junction temperature remains below the preset threshold (140°C) the IC delivers the full power. Once the threshold has been reached, a thermal foldback starts limiting the output signal level; the output power is then reduced, thus decreasing also the temperature without output signal interruption (LTS). Supposing the thermal foldback does not reduce the junction temperature to a safe level, a complete shutdown will occur at 160°C (ATS).

Soft restart avoids large voltage disturbance across the loudspeaker, due to the presence of high input signals when the IC comes out of thermal shutdown.

Current is sunk from the CD-DIA pin (#4)when the thermal protection is acting. The voltage at pin #4 bounces back and forth (depending on the amplifier input signal magnitude) during the linear thermal intervention (LTS) and stays low (sinking current) after the amplifier has been eventually shut-down (Absolute Thermal Shutdown)









## **MULTIWATT11 PACKAGE MECHANICAL DATA**

| DIM. | mm    |      |       | inch  |       |       |
|------|-------|------|-------|-------|-------|-------|
| DIN. | MIN.  | TYP. | MAX.  | MIN.  | TYP.  | MAX.  |
| Α    |       |      | 5     |       |       | 0.197 |
| В    |       |      | 2.65  |       |       | 0.104 |
| С    |       |      | 1.6   |       |       | 0.063 |
| D    |       | 1    |       |       | 0.039 |       |
| E    | 0.49  |      | 0.55  | 0.019 |       | 0.022 |
| F    | 0.88  |      | 0.95  | 0.035 |       | 0.037 |
| G    | 1.57  | 1.7  | 1.83  | 0.062 | 0.067 | 0.072 |
| G1   | 16.87 | 17   | 17.13 | 0.664 | 0.669 | 0.674 |
| H1   | 19.6  |      |       | 0.772 |       |       |
| H2   |       |      | 20.2  |       |       | 0.795 |
| L    | 21.5  |      | 22.3  | 0.846 |       | 0.878 |
| L1   | 21.4  |      | 22.2  | 0.843 |       | 0.874 |
| L2   | 17.4  |      | 18.1  | 0.685 |       | 0.713 |
| L3   | 17.25 | 17.5 | 17.75 | 0.679 | 0.689 | 0.699 |
| L4   | 10.3  | 10.7 | 10.9  | 0.406 | 0.421 | 0.429 |
| L7   | 2.65  |      | 2.9   | 0.104 |       | 0.114 |
| М    | 4.1   | 4.3  | 4.5   | 0.161 | 0.169 | 0.177 |
| M1   | 4.88  | 5.08 | 5.3   | 0.192 | 0.200 | 0.209 |
| S    | 1.9   |      | 2.6   | 0.075 |       | 0.102 |
| S1   | 1.9   |      | 2.6   | 0.075 |       | 0.102 |
| Dia1 | 3.65  |      | 3.85  | 0.144 |       | 0.152 |



Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1994 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES

Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thaliand - United Kingdom - U.S.A.

