

# LP8728-Q1 Quad-Output Step-Down DC/DC Converter

Check for Samples: LP8728-Q1

#### **FEATURES**

- LP8728-Q1 is an Automotive Grade Product that is AECQ-100 Grade 1 Qualified
- Four High Efficiency Step-Down DC/DC Converters:
  - 93% Peak Efficiency ( $V_{IN} = 5.0V$ ,  $V_{OUT} 3.3V$ )
  - Max Output Current 1.0A
  - Forced PWM Operation
  - Soft-Start Control
  - $V_{OUT1} = 3.3V$
  - $V_{OUT2} = 1.25V$
  - $V_{OUT3}$  = 1.8V or 2.65V (pin selectable)
  - $V_{OUT4} = 1.8V$
- Separate Enable Inputs for each Converter Control
- Separate Power Good Outputs for each Converter
- Output Over-Current and Input Over-Voltage Protection
- Over-Temperature Protection
- Under-Voltage Lockout (UVLO)
- 28-pin 0.5 mm Pitch QFN Package

#### **APPLICATIONS**

- FPGA, DSP Core Power
- Processor Power for Mobile Devices
- Peripheral I/O Power
- Automotive Safety Cameras
- Automotive Infotainment

#### **DESCRIPTION**

The LP8728-Q1 is a quad-output Power Management Unit, optimized for low-power FPGAs, microprocessors, and DSPs. This device integrates four highly efficient step-down DC/DC converters into one package. All the converters operate above the AM band with a fixed 3.2 MHz switching frequency. Each buck converter's high-side switch turn-on time is phase shifted to minimize input current spikes.

The protection features include output short-circuit protection, switch current limits, input over-voltage protection, input under-voltage lockout, and thermal shutdown functions. During startup, the device controls the output slew rate to minimize output voltage overshoot and the input inrush current.

The device comes in a 5 x 5 x 0.8 mm 28-pin QFN package with 0.5 mm pitch.

#### TYPICAL APPLICATION CIRCUIT





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# ABSOLUTE MAXIMUM RATINGS(1)(2)

Over operating ambient temperature range (unless otherwise noted).

|                  | PARAMETER                                             | VALUE                                                    | UNIT |
|------------------|-------------------------------------------------------|----------------------------------------------------------|------|
| V <sub>IN</sub>  | Voltage on power pins (AVDD, VIN_Bx)                  | -0.3 to 6.0                                              | V    |
| $V_{FB}$         | Voltage on feedback pins (FB_Bx)                      | -0.3 to 6.0                                              | V    |
| V <sub>SW</sub>  | Voltage on buck converter switch pins (SW_Bx)         | (GND_Bx - 0.2 V) to<br>(VIN_Bx + 0.2 V) with<br>6.0V max | V    |
| V <sub>DIG</sub> | Voltage on digital pins (PG_Bx, EN_Bx, DEFSEL)        | (AGND – 0.2V) to<br>(AVDD + 0.2 V) with 6.0<br>max       | V    |
| $V_{BYP}$        | Voltage on BYP pin                                    | -0.3 to 2.0                                              | V    |
| $T_{J(MAX)}$     | Maximum operating junction temperature <sup>(3)</sup> | +150                                                     | °C   |
| T <sub>STG</sub> | Storage temperature range                             | -65 to +150                                              | °C   |
| Electros         | tatic discharge (HBM)                                 | 2000                                                     | V    |
| Electros         | tatic discharge (CDM)                                 | 750                                                      | V    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### THERMAL PROPERTIES

QFN-28 package thermal properties

| PARAMETER     |                                            | VALUE | UNIT |
|---------------|--------------------------------------------|-------|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance (1) | 36.3  | °C/W |

<sup>(1)</sup> Calculated using 4-layer standard JEDEC thermal test board with 5 thermal vias between the die attach pad in the first copper layer and second copper layer.

#### **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

Over operating ambient temperature range (unless otherwise noted).

| PARAME           | TER                                                                                                                 | MIN  | NOM | MAX  | UNIT |
|------------------|---------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>IN</sub>  | Input Voltage on AVDD, VIN_B1, VIN_B2, VIN_B3 and VIN_B4 Pins                                                       | 4.5  | 5.0 | 5.5  | V    |
| T <sub>A</sub>   | Operating ambient temperature range <sup>(2)</sup>                                                                  | -40  |     | +125 | °C   |
| C <sub>OUT</sub> | Effective output capacitance during operation.  Min value over T <sub>A</sub> –40°C to 125°C.                       | 5.0  | 10  | 12   | μF   |
| C <sub>IN</sub>  | Effective input capacitance during operation. $4.5V \le V_{IN\_Bx} \le 5.5V$ . Min value over $T_A$ –40°C to 125°C. | 2.5  | 10  |      | μF   |
| L                | Effective inductance during operation Min value over T <sub>A</sub> –40°C to 125°C.                                 | 0.47 | 1.5 | 2    | μH   |

<sup>(1)</sup> All voltage values are with respect to network ground terminal.

Submit Documentation Feedback

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(3)</sup> Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 150°C (typ.) and disengages at T<sub>J</sub> = 130°C (typ.).

<sup>(2)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$  is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ 



# **ELECTRICAL CHARACTERISTICS**(1)(2)

Typical values and limits appearing in normal type apply for  $T_A = 25^{\circ}\text{C}$ . Unless otherwise noted,  $V_{IN} = 5.0 \text{ V}$ . Limits appearing in **boldface** type apply over junction temperature range,  $T_J = -40 \text{ }^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ .

|                     | PARAMETER                                      | TEST CONDITIONS                                              | MIN     | TYP  | MAX  | UNIT  |
|---------------------|------------------------------------------------|--------------------------------------------------------------|---------|------|------|-------|
| I <sub>SHDN</sub>   | Shutdown Supply Current into Power Connections | EN_Bx = 0V                                                   |         | 1.0  | 6    | μΑ    |
| I <sub>OP</sub>     | Operating Current                              | All buck-converters active, I <sub>OUT</sub> = 0mA           |         | 20   |      | mA    |
| LOGIC IN            | NPUTS (EN_Bx, DEFSEL)                          |                                                              |         |      |      |       |
| V <sub>IL</sub>     | Input Low Level                                |                                                              |         |      | 0.4  | V     |
| V <sub>IH</sub>     | Input High Level                               |                                                              | 1.6     |      |      | V     |
| R <sub>PD_DI</sub>  | EN_Bx and DEFSEL Internal Pull-down Resistance |                                                              | 300     | 520  | 820  | kΩ    |
| T <sub>H_MIN</sub>  | Minimum EN_Bx High Time                        |                                                              |         | 1    |      | ms    |
| T <sub>L_MIN</sub>  | Minimum EN_Bx Low Time                         |                                                              |         | μs   |      |       |
|                     | UTPUTS (PG_Bx)                                 |                                                              |         |      |      |       |
| V <sub>OL</sub>     | Output Low Level                               | I <sub>SINK</sub> = 3mA                                      |         |      | 0.4  | V     |
| R <sub>PU</sub>     | Recommended Pull-up Resistor                   |                                                              |         | 10   |      | kΩ    |
| BUCK CO             | ONVERTERS                                      |                                                              |         |      |      |       |
| V <sub>OUT1</sub>   | Output Voltage for Buck 1                      | Fixed voltage                                                |         | 3.3  |      | V     |
| V <sub>OUT2</sub>   | Output Voltage for Buck 2                      | Fixed voltage                                                |         | 1.25 |      | V     |
|                     |                                                | DEFSEL = 1                                                   |         | 2.65 |      |       |
| $V_{OUT3}$          | Output Voltage for Buck 3                      | DEFSEL = 0                                                   |         | 1.8  |      | V     |
| V <sub>OUT4</sub>   | Output Voltage for Buck 4                      | Fixed voltage                                                |         | 1.8  |      | V     |
| $V_{FB\_Bx}$        | Output voltage accuracy                        |                                                              | -3      |      | 3    | %     |
|                     | Line Regulation                                | 4.5 V ≤ V <sub>IN Bx</sub> ≤ 5.5 V I <sub>LOAD</sub> = 10 mA |         | 3    |      | mV    |
| $\Delta V_{OUT}$    | Load Regulation                                | V <sub>IN</sub> = 5.0 V 100 mA ≤ I <sub>LOAD</sub> ≤ 900 mA  |         | 3    |      | mV    |
| I <sub>OUT</sub>    | Output Current                                 | DC load                                                      |         |      | 1000 | mA    |
| F <sub>SW</sub>     | Switching Frequency                            |                                                              | 3.03    | 3.2  | 3.37 | MHz   |
| GBW                 | Gain Bandwidth                                 |                                                              |         | 300  |      | kHz   |
| I <sub>LIMITP</sub> | High Side Switch Current Limit                 |                                                              | 1200    | 1500 | 1800 | mA    |
| I <sub>LIMITN</sub> | Low Side Switch Current Limit                  | Reverse current                                              |         | 500  |      | mA    |
| R <sub>DSONP</sub>  | Pin-Pin Resistance for PFET                    | I <sub>OUT</sub> = 200 mA                                    |         | 210  | 300  | mΩ    |
| R <sub>DSONN</sub>  | Pin-Pin Resistance for NFET                    | I <sub>OUT</sub> = 200 mA                                    |         | 140  | 240  | mΩ    |
| I <sub>LK_SW</sub>  | Switch Pin Leakage Current                     | V <sub>OUT</sub> = 1.8V                                      |         |      | 1    | μΑ    |
| R <sub>PD_FB</sub>  | Pull-down Resistor from FB_Bx pin to GND       | Only active when converter disabled.                         | 40      | 70   | 100  | Ω     |
| K <sub>RAMP</sub>   | Slew Rate Control                              | DEFSEL from 0 to 1                                           |         | 10   |      | mV/μs |
| T <sub>START</sub>  | Startup Time                                   | Time from first EN_Bx high to start of switching             |         | 420  |      | μs    |
| K <sub>START</sub>  | Soft-Start VOUT Slew Rate                      |                                                              |         | 18   |      | mV/μs |
|                     | E MONITORING                                   |                                                              | <u></u> |      |      |       |
|                     |                                                | Power good threshold for voltage rising                      | 93.5    | 96   | 98   | %     |
| $V_{PG}$            | Power Good Threshold Voltage                   | Power good threshold for voltage falling                     | 91      | 93   | 95   | %     |
|                     | Input Over-voltage Protection                  | Voltage monitored on AVDD Pin, voltage rising                | 5.5     | 5.7  | 5.9  | V     |
| $V_{OVP}$           | Trigger Point                                  | Hysteresis                                                   |         | 80   |      | mV    |
|                     | Input Under-voltage Lockout                    | Voltage monitored on AVDD Pin, voltage falling               |         | 4.35 |      | V     |
| $V_{UVLO}$          | (UVLO) turn-on threshold.                      | Hysteresis                                                   |         | 80   |      | mV    |

<sup>(1)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> Min and Max limits are specified by design, test, or statistical analysis. Typical (Typ) numbers are not verified, but do represent the most likely norm. Unless otherwise specified, conditions for Typ specifications are: V<sub>IN</sub> = 5.0 V and T<sub>J</sub> = 25°C.



# **ELECTRICAL CHARACTERISTICS**(1)(2) (continued)

Typical values and limits appearing in normal type apply for  $T_A = 25^{\circ}\text{C}$ . Unless otherwise noted,  $V_{IN} = 5.0 \text{ V}$ . Limits appearing in **boldface** type apply over junction temperature range,  $T_J = -40 \text{ }^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ .

|         | PARAMETER               | TEST CONDITIONS               | MIN | TYP I | MAX | UNIT |
|---------|-------------------------|-------------------------------|-----|-------|-----|------|
| THERMAI | SHUTDOWN AND MONITORING |                               |     |       |     |      |
| TCD     | Thermal Shutdown        | Threshold, Temperature rising |     | 150   |     | °C   |
| TSD     | Thermal Shuldown        | Hysteresis                    |     | 20    |     |      |

# SYSTEM CHARACTERISTICS(1)(2)(3)

Typical values and limits appearing in normal type apply for  $T_A = 25^{\circ}\text{C}$ . Unless otherwise noted,  $V_{IN} = 5.0 \text{ V}$ . Limits appearing in **boldface** type apply over junction temperature range,  $T_J = -40 \text{ }^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ .

|                     | PARAMETER               | TEST CONDITIONS                                                                                         | MIN | TYP | MAX | UNIT    |
|---------------------|-------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|---------|
|                     | Load Transient Deanance | $I_{OUT}$ 10% max load $\rightarrow$ 90% max load, 1 $\mu$ s load step                                  |     | 70  |     | mV      |
| $\Delta V_{OUT}$    | Load Transient Response | $I_{OUT}$ 90% max load $\rightarrow$ 10% max load, 1 $\mu$ s load step                                  |     | 70  |     | mV      |
| 2.001               | Line Transient Response | $V_{\text{IN\_Bx}}$ stepping 4.5V $\leftrightarrow$ 5.5V tr = tf = 10 $\mu s,\ I_{\text{OUT}}$ = 400 mA |     | 20  |     | mV      |
| V <sub>RIPPLE</sub> | Output voltage ripple   | $C_{OUT}$ ESR = 10 m $\Omega$ , $I_{OUT}$ = 200 mA                                                      |     | 10  |     | $mV_PP$ |
|                     |                         | $V_{OUT} = 3.3V$ , $I_{OUT} = 300$ mA                                                                   |     | 94  |     |         |
| _                   | Efficiency              | $V_{OUT} = 2.65V$ , $I_{OUT} = 300 \text{ mA}$                                                          |     | 92  |     | 0/      |
| η                   |                         | V <sub>OUT</sub> = 1.8V, I <sub>OUT</sub> = 300 mA                                                      |     | 89  |     | %       |
|                     |                         | V <sub>OUT</sub> = 1.2V, I <sub>OUT</sub> = 300 mA                                                      |     | 85  |     |         |

<sup>(1)</sup> All voltage values are with respect to network ground terminal.

Submit Documentation Feedback

Min and Max limits are specified by design, test, or statistical analysis. Typical (Typ) numbers are not verified, but do represent the most likely norm. Unless otherwise specified, conditions for Typ specifications are:  $V_{IN} = 5.0 \text{ V}$  and  $T_{J} = 25^{\circ}\text{C}$ . System Characteristics are highly dependent on external components and pcb layout. System Characteristics are verified using inductor

type: TOKO MDT2520-CN1R5M, input and output capacitor type: MuRata GRM21BR71A106KE51L.

# **PIN ASSIGNMENTS**

#### **TOP VIEW**



Figure 1. Connection Diagram



## Table 1. PIN DESCRIPTIONS

| PIN# | PIN NAME              | TYPE | DESCRIPTION                                                                                                                                                                                                        |
|------|-----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | EN_B1                 | D/I  | Enable buck 1                                                                                                                                                                                                      |
| 2    | VIN_B1                | Р    | Positive power supply input for Buck 1                                                                                                                                                                             |
| 3    | SW_B1                 | Р    | Switch node for Buck 1                                                                                                                                                                                             |
| 4    | GND_B1                | G    | Power ground for Buck 1                                                                                                                                                                                            |
| 5    | GND_B2                | G    | Power ground for Buck 2                                                                                                                                                                                            |
| 6    | SW_B2                 | Р    | Switch node for Buck 2                                                                                                                                                                                             |
| 7    | VIN_B2                | Р    | Positive power supply input for Buck 2                                                                                                                                                                             |
| 8    | FB_B2                 | Α    | Feedback pin for Buck 2. Referenced against AGND.                                                                                                                                                                  |
| 9    | EN_B2                 | D/I  | Enable Buck 2                                                                                                                                                                                                      |
| 10   | PG_B2                 | D/O  | Open-drain Power Good output for Buck 2                                                                                                                                                                            |
| 11   | DEFSEL                | D/I  | Buck 3 output voltage selection pin                                                                                                                                                                                |
| 12   | PG_B3                 | D/O  | Open-drain Power Good output for Buck 3                                                                                                                                                                            |
| 13   | EN_B3                 | D/I  | Enable buck 3                                                                                                                                                                                                      |
| 14   | FB_B3                 | Α    | Feedback pin for Buck 3. Referenced against AGND.                                                                                                                                                                  |
| 15   | VIN_B3                | Р    | Positive power supply input for Buck 3                                                                                                                                                                             |
| 16   | SW_B3                 | Р    | Switch node for Buck 3                                                                                                                                                                                             |
| 17   | GND_B3                | G    | Power ground for Buck 3                                                                                                                                                                                            |
| 18   | GND_B4                | G    | Power ground for Buck 4                                                                                                                                                                                            |
| 19   | SW_B4                 | Р    | Switch node for Buck 4                                                                                                                                                                                             |
| 20   | VIN_B4                | Р    | Positive power supply input for Buck 4                                                                                                                                                                             |
| 21   | EN_B4                 | D/I  | Enable Buck 4                                                                                                                                                                                                      |
| 22   | FB_B4                 | Α    | Feedback pin for Buck 4. Referenced against AGND.                                                                                                                                                                  |
| 23   | PG_B4                 | D/O  | Open-drain Power Good output for Buck 4                                                                                                                                                                            |
| 24   | AGND                  | G    | Analog ground                                                                                                                                                                                                      |
| 25   | ВҮР                   | А    | Internal 1.8V supply voltage capacitor pin. A ceramic low ESR 1.0 $\mu$ F capacitor should be connected from this pin to AGND. The BYP voltage is generated internally, do not supply or load this pin externally. |
| 26   | AVDD                  | Р    | Analog positive power supply pin (VIN level)                                                                                                                                                                       |
| 27   | PG_B1                 | D/O  | Open-drain Power Good output for Buck 1                                                                                                                                                                            |
| 28   | FB_B1                 | А    | Feedback pin for Buck 1. Referenced against AGND.                                                                                                                                                                  |
| DAP  | Die Attachment<br>Pad |      | Exposed die attachment pad should to be connected to GND plane with thermal vias to improve the thermal performance of the system.                                                                                 |



www.ti.com



# NSTRUMENTS

#### **TYPICAL CHARACTERISTICS**

Unless otherwise noted,  $V_{IN} = 5.0V$ ,  $T_A = +25$ °C





Figure 2. EFFICIENCY vs OUTPUT CURRENT

Figure 3. SHORT-CIRCUIT WAVEFORMS





Figure 4. SWITCHING FREQUENCY vs TEMPERATURE

Figure 5. STARTUP DELAY





Figure 6. LOAD TRANSIENT RESPONSE, I<sub>OUT</sub> from 0mA to 1A

Figure 7. LINE TRANSIENT RESPONSE,  $V_{\text{IN}}$  from 4.5V to 5.5V

## TYPICAL CHARACTERISTICS (continued)





Figure 8. BUCK1 LOAD REGULATION



Figure 9. BUCK1 LINE REGULATION



Figure 10. BUCK2 LOAD REGULATION



Figure 11. BUCK2 LINE REGULATION



Figure 12. SHUTDOWN CURRENT CONSUMPTION



Figure 13. ACTIVE MODE CURRENT CONSUMPTION (ALL BUCKS ACTIVE)

# TYPICAL CHARACTERISTICS (continued)

Unless otherwise noted,  $V_{IN} = 5.0V$ ,  $T_A = +25$ °C



Figure 14. SWITCH TURN ON PHASE SHIFTING

NSTRUMENTS

10

#### OPERATION DESCRIPTION

The LP8728 has four integrated high-efficiency buck converters. Each buck converter has individual enable input and power good output pins. When the first enable pin is pulled high there is a 420-us startup delay when the device wakes up from shutdown mode and all internal reference blocks are started up. Once reference blocks have settled, the corresponding buck converter turns on. Buck cores utilize the soft-start feature to limit the inrush current during startup. Once a buck output reaches 96% (typ.) of the desired output voltage, the powergood pin is pulled high (see Figure 15). When at least one buck core is active, the remaining buck converters will start up without any startup delay.

If the output voltage drops below 93% (typ.) of desired voltage due to, for example, an overload condition, the corresponding power-good pin is pulled low. The power-good signal is always held low for at least 50 ms. When the enable pin is pulled low, the corresponding buck converter's power good signals are set low, and the buck converter is instantly shut down. An output capacitor is then discharged through an internal  $70\Omega$  (typ.) pull-down resistor. The pull-down resistor is connected between buck feedback pin and ground and is only active when the enable pin is set low. When all enable signals are pulled low, the LP8728-Q1 enters a low-current shutdown mode.

#### **Buck Information**

The buck converters are operated in forced PWM mode. Even with light load a minimum switching pulse is generated with every switching cycle. Each buck converter's high-side switch turn-on time is phase shifted to minimize the input current ripple (see Figure 14).

#### **Features**

The following features are supported for all converters:

- Synchronous rectification
- Current mode feedback loop with PI compensator
- Forced PWM operation
- Soft start
- Power-good output
- Over-voltage comparator

In addition to the aforementioned features, buck3 output voltage can be selected with the DEFSEL pin. If the DEFSEL pin is pulled low, V<sub>OUT3</sub> is set to 1.8 V. If DEFSEL is pulled high, V<sub>OUT3</sub> is set to 2.65V.



Figure 15. Buck Converter Startup and Shutdown

#### Thermal Shutdown (TSD)

Copyright © 2013, Texas Instruments Incorporated

Thermal shutdown function shuts down all buck regulators if the device's junction temperature T<sub>J</sub> rises above 150°C (typ.). All power-good signals are pulled low 5 ms before buck regulators are shut down. Once T<sub>1</sub> falls below 130°C (typ.), the LP8728 will automatically start up the buck regulators. There is a 2-second safety delay included in the restart function. Buck regulators are not restarted until 2 seconds have elapsed after T<sub>J</sub> falls below 130°C (typ.). To minimize the inrush current during restarting, regulators are started in a buck1 → buck2 → buck3 → buck4 sequence. A 500-µs delay is included between each buck startup.

Product Folder Links: LP8728-Q1



Figure 16. TSD Timing Diagram

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout pulls the PG\_Bx pins low if the input voltage drops below 4.35V (typ.) (Figure 17). PG\_Bx pins are always held low for at least 50 ms. Once an under-voltage condition has lasted for 5 ms, all buck converters are shut down. Buck converters are restarted once the input voltage rises above UVLO level.

If an under-voltage condition has lasted more than 5 ms, but less than 50 ms, PG\_Bx pins are released high once 50 ms has elapsed and corresponding output voltage has settled. If an over-voltage condition has lasted more than 50 ms, power-good signals are released high once corresponding output voltage has settled. If an under-voltage condition lasts less than 5 ms, the buck converters are not shut down. Even in this case PG\_Bx pins are held low for 50 ms.

Regulators are always restarted in a buck1  $\rightarrow$  buck2  $\rightarrow$  buck3  $\rightarrow$  buck4 sequence. A 500- $\mu$ s delay is included between each buck startup.



Figure 17. UVLO Operation

#### **Over-Voltage Protection (OVP)**

Over-voltage protection protects the device in case of an over-voltage condition. If input voltage exceeds 5.7V (typ.), all PG\_Bx pins are pulled low. PG\_Bx pins are always held low for at least 50 ms. Once the PG\_Bx pins are pulled low, the system has 5 ms time to power down. After over-voltage condition has lasted for 5 ms, all buck converters are shut down. Buck converters are restarted once input voltage falls below 5.62V (typ). Regulators are started in a buck1  $\rightarrow$  buck2  $\rightarrow$  buck3  $\rightarrow$  buck4 sequence. A 500- $\mu$ s delay is included between each buck startup.

If an over-voltage condition lasted more than 5 ms, but less than 50 ms, the PG\_Bx pins are released high once 50 ms has elapsed and corresponding output voltage has settled (Figure 18).



Figure 18. OVP Duration less than 50 ms

If an over-voltage condition has lasted more than 50 ms, power-good signals are released high once corresponding output voltage has settled. Regulators are started in a buck1 → buck2 → buck3 → buck4 sequence. A 500-µs delay is included between each buck startup (Figure 19). If an over-voltage condition has lasted less than 5 ms, buck converters are not shut down. Even in this case the PG\_Bx pins are held low for 50 ms. Note: Since regulators are allowed to operate for 5 ms during over-voltage condition it is the system designer's responsibility to verify that input voltage doesn't exceed limits stated in the ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup> table. Exceeding these limits may cause permanent damage to the device.

All voltage values are with respect to network ground terminal.

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.



Figure 19. OVP Duration more than 50 ms

#### APPLICATION INFORMATION

#### Inductor

The four converters operate with 1.5 µH inductors. The selected inductor has to be rated for its dc resistance and saturation current. The dc resistance of the inductor directly influences the efficiency of the converter. Therefore, an inductor with the lowest dc resistance should be selected for the highest efficiency. The inductor should have a saturation current rating equal or higher than the high-side switch current limit (1500 mA) to minimize radiated noise use shielded inductor. The inductor should be connected to the SW pin as close to the IC as possible.

### **Input and Output Capacitors**

Because buck converters have a discontinuous input current, a low ESR input capacitor is required for best input-voltage filtering and minimizing interference with other circuits caused by high input voltage spikes. Each dcdc converter requires a 10-µF ceramic input capacitor on its input pin VIN\_Bx. The input capacitor can be increased without any limit for better input voltage filtering. A small 100-nF capacitor can be used in parallel to minimize high-frequency interferences. Input capacitors should be placed as close to VIN\_Bx pins as possible. Routing from input capacitor to VIN Bx pins should be done on top layer without using any vias.

An output capacitor with a typical value of 10 µF is recommended for each converter. Ceramic capacitors with low ESR value have lowest output voltage ripple and are recommended.

Some ceramic capacitors, especially those in small packages, exhibit a strong capacitance reduction with the increased applied DC voltage (DC bias effect). The capacitance value can fall below half of the nominal capacitance. This needs to be taken into consideration and, if necessary, use a capacitor with higher value or higher voltage rating.

**Table 2. Recommended External Components** 

| Component                 | Description                                    | Value | Туре                 | Example                       |
|---------------------------|------------------------------------------------|-------|----------------------|-------------------------------|
| C <sub>IN_B1,2,3,4</sub>  | Buck regulator input capacitor                 | 10μF  | Ceramic, 10V, X7R    | MuRata,<br>GRM21BR71A106KE51L |
| C <sub>OUT_B1,2,3,4</sub> | JT_B1,2,3,4 Buck regulator output capacitor    |       | Ceramic, 10V, X7R    | MuRata,<br>GRM21BR71A106KE51L |
| C <sub>AVDD</sub>         | AVDD pin input capacitor                       | 1µF   | Ceramic, 10V, X7R    | MuRata,<br>GRM188R71A105KA61D |
| C <sub>BYP</sub>          | C <sub>BYP</sub> Internal LDO bypass capacitor |       | Ceramic, 10V, X7R    | MuRata,<br>GRM188R71A105KA61D |
| L <sub>SW1,2,3 4</sub>    | Buck regulator inductor                        | 1.5µH | ISAT>1.5A, DCR<100mΩ | TOKO MDT2520-CN1R5M           |

Product Folder Links: LP8728-Q1



# PACKAGE OPTION ADDENDUM

26-Aug-2013

#### **PACKAGING INFORMATION**

|   | Orderable Device  |        | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|---|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| - |                   | (1)    |              | - J                |      |                | (2)                        |                  | (3)                |              | (4/5)          |         |
|   | LP8728QSQE-A/NOPB | ACTIVE | WQFN         | RSG                | 28   | 250            | Green (RoHS & no Sb/Br)    | SN               | Level-1-260C-UNLIM | -40 to 125   | 8728Q-A        | Samples |
|   | LP8728QSQX-A/NOPB | ACTIVE | WQFN         | RSG                | 28   | 4500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | 8728Q-A        | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>