# SN65LBC175, SN75LBC175 QUADRUPLE LOW-POWER DIFFERENTIAL LINE RECEIVERS

SLLS171G - OCTOBER 1993 - REVISED MARCH2009

- Meets or Exceeds the EIA Standards RS-422-A, RS-423-A, RS-485, and CCITT Recommendation V.11
- Designed to Operate With Pulse Durations as Short as 20 ns
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- Input Sensitivity . . . ±200 mV
- Low-Power Consumption . . . 20 mA Max
- Open-Circuit Fail-Safe Design
- Common-Mode Input Voltage Range of –7 V to 12 V
- Pin Compatible With SN75175 and LTC489

#### D, DW, OR N PACKAGE (TOP VIEW) 16 V<sub>CC</sub> 1В [ 1A [ 2 15 4B 3 1Y 🛮 14∏ 4A 1,2EN [ 13 **1** 4Y 2Y [ 5 123,4EN 11 3Y 2A [ 2B 🛮 7 10 3A 9**∏** 3B 8 GND L

#### description

The SN65LBC175 and SN75LBC175 are monolithic, quadruple, differential line receivers with 3-state outputs designed to meet the requirements of the EIA standards RS-422-A, RS-423-A, RS-485, and CCITT Recommendation V.11. The devices are optimized for balanced multipoint bus transmission at data rates up to and exceeding 10 million bits per second. The receivers are enabled in pairs, with an active-high enable input. Each differential receiver input features high impedance, hysteresis for increased noise immunity, and sensitivity of ±200 mV over a common-mode input voltage range of 12 V to −7 V. The fail-safe design ensures that when the inputs are open-circuited, the outputs are always high. Both devices are designed using the TI proprietary LinBiCMOS™technology allowing low power consumption, high switching speeds, and robustness.

These devices offer optimum performance when used with the SN75LBC172 or SN75LBC174 quadruple line drivers. The SN65LBC175 is available in the 16-pin DIP (N), small-outline package (D), and the wide small-outline package (DW). The SN75LBC175 is available in the 16-pin DIP (N) and the small-outline package (D).

The SN65LBC175 is characterized over the industrial temperature range of –40°C to 85°C. The SN75LBC175 is characterized for operation over the commercial temperature range of 0°C to 70°C.

#### **AVAILABLE OPTIONS**

| DAOKAOE   | TEMPERATURE RANGE |               |  |  |  |  |  |
|-----------|-------------------|---------------|--|--|--|--|--|
| PACKAGE   | 0°C to 70°C       | -40°C to 85°C |  |  |  |  |  |
| SOIC      | SN75LBC175D       | SN65LBC175D   |  |  |  |  |  |
| Wide SOIC | _                 | SN65LBC175DW  |  |  |  |  |  |
| PDIP      | SN75LBC175N       | SN65LBC175N   |  |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments.



### logic symbol†

#### 1,2EN ΕN ⅎ 1A 1Y 1 1B 2A 7 2Y 2B 12 3,4EN ΕN ⅎ 10 11 3A 3Y 9 3B 14 4A 13 15 4B

## <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### logic diagram (positive logic)



## FUNCTION TABLE (each receiver)

| DIFFERENTIAL INPUTS<br>A-B                              | ENABLE | OUTPUT<br>Y |
|---------------------------------------------------------|--------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | Н      | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | Н      | ?           |
| $V_{ID} \le -0.2 V$                                     | Н      | L           |
| X                                                       | L      | Z           |
| Open circuit                                            | Н      | Н           |

H = high level, L = low level, X = irrelevant,

Z = high impedance (off), ? = indeterminate

#### schematics of inputs and outputs





# SN65LBC175, SN75LBC175 QUADRUPLE LOW-POWER DIFFERENTIAL LINE RECEIVERS

SLLS171G - OCTOBER 1993 - REVISED MARCH2009

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, Voc (see              | Note 1)                           | 0.3 V to 7 V                 |
|---------------------------------------------|-----------------------------------|------------------------------|
|                                             |                                   |                              |
|                                             | ee Note 2)                        |                              |
|                                             | N                                 |                              |
| Continuous total dissipation                |                                   | See Dissipation Rating Table |
| Operating free-air temperature r            | ange, T <sub>A</sub> : SN65LBC175 | 40°C to 85°C                 |
|                                             | SN75LBC175                        | 0°C to 70°C                  |
| Storage temperature range, T <sub>sto</sub> |                                   | 65°C to 150°C                |
| Electrostatic Discharge (ESD):              | Human Body Model (HBM)            |                              |
|                                             | Machine Model (MM)                | 200 V                        |
|                                             | Charged Device Model (CDM)        | 1.5 kV                       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 1100 mW                                            | 8.7 mW/°C                                      | 709 mW                                | 578 mW                                |
| DW      | 1200 mW                                            | 9.6 mW/°C                                      | 770 mW                                | 625 mW                                |
| N       | 1150 mW                                            | 9.2 mW/°C                                      | 736 mW                                | 598 mW                                |

#### recommended operating conditions

|                                                |            | MIN | NOM  | MAX | UNIT |
|------------------------------------------------|------------|-----|------|-----|------|
| Supply voltage, V <sub>CC</sub>                | 4.75       | 5   | 5.25 | V   |      |
| Common-mode input voltage, V <sub>IC</sub>     |            | -7  |      | 12  | V    |
| Differential input voltage, VID                |            |     | ±6   | V   |      |
| High-level input voltage, VIH                  | ENlanda    | 2   |      |     | V    |
| Low-level input voltage, V <sub>IL</sub>       | EN inputs  |     |      | 8.0 | V    |
| High-level output current, IOH                 |            |     |      | -8  | mA   |
| Low-level output current, IOL                  |            |     |      | 8   | mA   |
| On another free air to see a return. T         | SN65LBC175 | -40 |      | 85  | 00   |
| Operating free-air temperature, T <sub>A</sub> | SN75LBC175 | 0   | ·    | 70  | °C   |

NOTES: 1. All voltage values are with respect to GND.

<sup>2.</sup> Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input.

## SN65LBC175, SN75LBC175 QUADRUPLE LOW-POWER DIFFERENTIAL LINE RECEIVERS

SLLS171G - OCTOBER 1993 - REVISED MARCH2009

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                  | TE            | MIN                            | TYP†                    | MAX                   | UNIT |      |      |      |
|------------------|----------------------------|---------------|--------------------------------|-------------------------|-----------------------|------|------|------|------|
| V <sub>IT+</sub> | Positive-going input thres | shold voltage | $I_O = -8 \text{ mA}$          |                         |                       |      |      | 0.2  | V    |
| VIT-             | Negative-going input three | shold voltage | IO = 8 mA                      |                         |                       | -0.2 |      |      | V    |
| V <sub>hys</sub> | Hysteresis voltage (VIT-   | VIT -)        |                                |                         |                       |      | 45   |      | mV   |
| VIK              | Enable input clamp volta   | ge            | I <sub>I</sub> = –18 mA        |                         |                       |      | -0.9 | -1.5 | V    |
| Vон              | High-level output voltage  |               | $V_{ID} = 200 \text{ mV},$     | IOH = -8 m/             | A                     | 3.5  | 4.5  |      | V    |
| V <sub>OL</sub>  | Low-level output voltage   |               | $V_{ID} = -200 \text{ mV},$    | $I_{OL} = 8 \text{ mA}$ |                       |      | 0.3  | 0.5  | V    |
| I <sub>OZ</sub>  | High-impedance-state ou    | itput current | $V_O = 0 V \text{ to } V_{CC}$ |                         |                       |      |      | ±20  | μΑ   |
|                  |                            |               | V <sub>IH</sub> = 12 V,        | $V_{CC} = 5 V$          | Other inputs at 0 V   |      | 0.7  | 1    |      |
| l                | Day Sand summed            | A D :1-       | V <sub>IH</sub> = 12 V,        | $V_{CC} = 0 V$          | Other inputs at 0 V   |      | 0.8  | 1    | 4    |
| l <sub>l</sub>   | Bus input current          | A or B inputs | $V_{IH} = -7 V$ ,              | $V_{CC} = 5 V$          | Other inputs at 0 V   |      | -0.5 | -0.8 | mA   |
|                  |                            |               | $V_{IH} = -7 V$ ,              | $V_{CC} = 0 V$          | Other inputs at 0 V   |      | -0.4 | -0.8 |      |
| lιΗ              | High-level enable input c  | urrent        | V <sub>IH</sub> = 5 V          |                         |                       |      |      | ±20  | μΑ   |
| IIL              | Low-level enable input co  | urrent        | V <sub>IL</sub> = 0 V          | V <sub>IL</sub> = 0 V   |                       |      |      | -20  | μΑ   |
| los              | Short-circuit output curre | nt            | V <sub>O</sub> = 0             |                         |                       | -80  | -120 | mA   |      |
| laa              | Cupply ourrant             |               | Outputs enabled,               | I <sub>O</sub> = 0,     | V <sub>ID</sub> = 5 V |      | 11   | 20   | mA   |
| ICC              | Supply current             |               | Outputs disabled               |                         |                       |      | 0.9  | 1.4  | IIIA |

 $<sup>\</sup>frac{1}{1}$  All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

## switching characteristics, $V_{CC}$ = 5 V, $C_L$ = 15 pF, $T_A$ = 25°C

|                    | PARAMETER                                         | TEST CONDITIONS                              | MIN | TYP <sup>†</sup> | MAX | UNIT |
|--------------------|---------------------------------------------------|----------------------------------------------|-----|------------------|-----|------|
| tPHL               | Propagation delay time, high- to low-level output | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ | 11  | 22               | 30  | ns   |
| tPLH               | Propagation delay time, low- to high-level output | See Figure 1                                 | 11  | 22               | 30  | ns   |
| <sup>t</sup> PZH   | Output enable time to high level                  | See Figure 2                                 |     | 17               | 30  | ns   |
| tPZL               | Output enable time to low level                   | See Figure 3                                 |     | 18               | 30  | ns   |
| tPHZ               | Output disable time from high level               | See Figure 2                                 |     | 30               | 40  | ns   |
| tPLZ               | Output disable time from low level                | See Figure 3                                 |     | 23               | 30  | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( tpHL - tpLH )                        | See Figure 2                                 |     | 4                | 6   | ns   |
| t <sub>t</sub>     | Transition time                                   | See Figure 1                                 |     | 3                | 10  | ns   |

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. t<sub>PLH</sub> and t<sub>PHL</sub> Test Circuit and Voltage Waveforms



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle = 50%,  $t_{\Gamma} \le 6$  ns,  $t_$ 

- B. CL includes probe and jig capacitance.
- C. All diodes are 1N916 or equivalent.

Figure 2. t<sub>PHZ</sub> and t<sub>PZH</sub> Test Circuit and Voltage Waveforms

#### PARAMETER MEASUREMENT INFORMATION



**TEST CIRCUIT** 

NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle = 50%,  $t_{\Gamma} \le 6$  ns,  $t_$ 

- B. C<sub>L</sub> includes probe and jig capacitance.
- C. All diodes are 1N916 or equivalent.

Figure 3. tpzL and tpLZ Test Circuit and Voltage Waveforms

#### TYPICAL CHARACTERISTICS





#### **TYPICAL CHARACTERISTICS**





INPUT CURRENT
vs
INPUT VOLTAGE
(COMPLEMENTARY INPUT AT 0 V)



FREE-AIR TEMPERATURE 24.5 V<sub>C</sub>C = 5 V  $C_L = 15 pF$  $V_{10} = \pm 1.5 \text{ V}$ pd - Propagation Delay Time - ns 24 **tPHL** 23.5 23 <sup>t</sup>PLH 22.5 22 -40 -20 20 40 60 80 100  $T_A$  – Free-Air Temperature –  $^{\circ}C$ 

PROPAGATION DELAY TIME

Figure 8 Figure 9







#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN65LBC175D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175DG4    | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175DRG4   | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175DW     | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175DWG4   | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175DWR    | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175DWRG4  | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC175N      | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN65LBC175NE4    | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75LBC175D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175DG4    | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175DRG4   | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC175N      | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75LBC175NE4    | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

17-Mar-2009

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN75LBC175:

• Military: SN55LBC175

NOTE: Qualified Version Definitions:

• Military - QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LBC175DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LBC175DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LBC175DWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| SN75LBC175DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN75LBC175DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| 7 til dilliciololio ale Hollilla |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65LBC175DR                     | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN65LBC175DR                     | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| SN65LBC175DWR                    | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN75LBC175DR                     | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN75LBC175DR                     | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |

## D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DW (R-PDSO-G16)

#### PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



DW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

www.ti-rfid.com