SLLS599 - DECEMBER 2003

- Hot Plug Protection
- Quad 0.5 to 1.3 Gigabits Per Second (Gbps) Serializer/Deserializer
- Independent Channel Operation
- 2.5-V Power Supply for Low Power Operation
- Selectable Signal Preemphasis for Serial Output
- Interfaces to Backplane, Copper Cables, or Optical Converters
- Lock Indication and Sync Mode for Fast Initialization
- 18-Bit Parallel Busses for Flexible Interface Applications

- On-chip PLL Provides Clock Synthesis From Low-Speed Reference
- Receiver Differential Input Thresholds 200 mV Min
- Rated for Industrial Temperature Range
- Typical Power: 1150 mW at 1.3 Gbps
- Ideal for High-Speed Backplane
   Interconnect and Point-to-Point Data Link
- Internal Passive Receive Equalization
- Small Footprint 19 mm x 19 mm, 289 Ball PBGA Package

#### description

The TLK4120 is a four channel multi-gigabit transceiver used in high-speed bidirectional point-to-point data transmission systems. The TLK4120 supports an effective serial interface speed of 0.5 Gbps to 1.3 Gbps per channel, providing up to 1.17 Gbps of data bandwidth per channel.

The primary application of the TLK4120 is to provide high-speed I/O data channels for point-to-point baseband data transmission over controlled impedance media of approximately 50  $\Omega$ . The transmission media can be printed-circuit board, copper cables, or fiber-optic cable. The maximum rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

The TLK4120 can also be used to replace parallel data transmission architectures by providing a reduction in the number of traces, connector pins, and transmit/receive pins. Parallel data loaded into the transmitter is delivered to the receiver over a serial channel, which can be a coaxial copper cable, a controlled impedance backplane, or an optical link. The data is then reconstructed into its original parallel format. It offers significant power and cost savings over current solutions, as well as scalability for higher data rate in the future.

The TLK4120 performs the data parallel-to-serial, serial-to-parallel conversion, and clock extraction functions for a physical layer interface device. The serial transceiver interface operates at a maximum speed of 1.3 Gbps. The transmitter latches 18-bit parallel data at a rate based on the supplied reference clock (GTX\_CLK). The 18-bit parallel data is internally encoded into 20 bits by framing the 18-bit data with a start and a stop bit. The resulting 20-bit word is then transmitted differentially at 20 times the reference clock (GTX\_CLK) rate. The receiver section performs the serial-to-parallel conversion on the input data, synchronizing the resulting 20-bit wide parallel data to the recovered clock (RX\_CLK). It then extracts the 18 bits of data from the 20-bit wide data resulting in 18 bits of parallel data at the receive data pins (RXD0–17). This results in an effective data payload of 0.45 Gbps to 1.17 Gbps (18 bits data x GTX\_CLK frequency).

The TLK4120 is designed to be hot plug capable. An on-chip power-on reset circuit holds the RX\_CLK low and places the parallel side output signal pins, DOUTTXP and DOUTTXN, into a high-impedance state during power up.

The TLK4120 uses a 2.5-V supply. The I/O section is 3-V compatible. With the 2.5-V supply, the TLK4120 is power efficient, consuming less than 1150 mW typically. The TLK4120 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.



#### **AVAILABLE OPTIONS**

|               | PACKAGE                           |
|---------------|-----------------------------------|
| TA            | PLASTIC BALL GRID ARRAY<br>(PBGA) |
| -40°C to 85°C | TLK4120IGPV                       |

|    | Α            | В           | С           | D           | Е            | F           | G          | Н           | J           | К           | L           | М           | N            | Р           | R      | Т     | U            |    |
|----|--------------|-------------|-------------|-------------|--------------|-------------|------------|-------------|-------------|-------------|-------------|-------------|--------------|-------------|--------|-------|--------------|----|
| 17 | TDB1         | TDB0        | DOUTTB<br>P | DOUTTB<br>N | PREEMP<br>HB | DINRBP      | DINRBN     | RDB0        | GND         | TDC0        | DOUTTC<br>P | DOUTTC<br>N | PREEMP<br>HC | DINRCP      | DINRCN | RDC0  | RDC1         | 17 |
| 16 | TDB4         | TDB2        | GNDA        | GNDA        | VDDAB        | GNDA        | GNDA       | RDB1        | VDD         | TDC1        | GNDA        | GNDA        | VDDAC        | GNDA        | GNDA   | RDC2  | RDC4         | 16 |
| 15 | TDB5         | TDB3        | GND         | RDB3        | VDDAB        | RDB2        | GND        | VDD         | GND         | VDD         | GND         | TDC2        | VDDAC        | VDD         | GND    | RDC3  | RDC5         | 15 |
| 14 | TDB7         | TDB6        | VDD         | RB_CLK      | RDB7         | RDB4        | RDB5       | RDB6        | GND         | TDC5        | TDC6        | TDC7        | TDC4         | TDC3        | GND    | RDC6  | RDC7         | 14 |
| 13 | TDB8         | GTB_CL<br>K | GND         | RDB17       | RDB13        | RDB10       | RDB9       | RDB8        | VDD         | GTC_CL<br>K | TDC9        | TDC10       | TDC11        | TDC14       | VDD    | RDC8  | RC_CLK       | 13 |
| 12 | TDB9         | TDB10       | VDD         | SYNCB       | RDB16        | RDB14       | RDB12      | RDB11       | VDD         | TDC8        | TDC12       | TDC13       | TDC16        | LOOPEN<br>C | GND    | RDC10 | RDC9         | 12 |
| 11 | TDB11        | TDB13       | GND         | VDD         | LOCKBB       | RDB15       | GND        | GND         | GND         | GND         | GND         | TDC15       | VDD          | TESTEN<br>C | GND    | RDC13 | RDC11        | 11 |
| 10 | TDB12        | GND         | TDB15       | LOOPEN<br>B | ENABLE<br>B  | TESTEN<br>B | GND        | GND         | GND         | GND         | GND         | TDC17       | SYNCC        | RDC17       | RDC14  | GND   | RDC12        | 10 |
| 9  | TDB14        | TDB16       | GND         | TDB17       | GND          | VDD         | GND        | GND         | GND         | GND         | GND         | ENABLE<br>C | LOCKBC       | GND         | RDC16  | RDC15 | VDD          | 9  |
| 8  | RDA0         | RDA1        | VDD         | RDA6        | RDA8         | RDA11       | GND        | GND         | GND         | GND         | GND         | TDD8        | VDD          | GTD_CL<br>K | TDD5   | TDD1  | TDD0         | 8  |
| 7  | DINRAN       | GNDA        | GND         | RDA5        | RDA9         | RDA12       | GND        | GND         | GND         | GND         | GND         | TDD12       | TDD9         | TDD6        | GND    | GNDA  | DOUTTD<br>P  | 7  |
| 6  | DINRAP       | GNDA        | RDA2        | RDA4        | RDA10        | RDA14       | RDA15      | TESTEN<br>A | ENABLE<br>D | TDD17       | TDD15       | TDD13       | TDD10        | TDD7        | TDD2   | GNDA  | DOUTTD<br>N  | 6  |
| 5  | PREEMP<br>HA | VDDAA       | VDDAA       | RDA7        | RDA13        | RDA16       | LOCKB<br>A | ENABLE<br>A | GND         | SYNCD       | VDD         | TDD16       | TDD11        | TDD4        | VDDAD  | VDDAD | PREEMP<br>HD | 5  |
| 4  | DOUTTA<br>N  | GNDA        | RDA3        | RA_CLK      | RDA17        | SYNCA       | VDD        | LOOPEN<br>A | TDA17       | RDD17       | LOCKBD      | LOOPEN<br>D | TDD14        | TDD3        | VDD    | GNDA  | DINRDP       | 4  |
| 3  | DOUTTA<br>P  | GNDA        | GND         | VDD         | GND          | VDD         | GND        | TDA15       | RDD16       | RDD15       | GND         | TESTEN<br>D | VDD          | GND         | GND    | GNDA  | DINRDN       | 3  |
| 2  | TDA0         | TDA2        | TDA3        | TDA6        | GTA_CL<br>K  | TDA10       | TDA13      | GND         | TDA16       | RDD14       | RDD13       | RDD10       | RDD8         | RDD6        | RDD3   | RDD2  | RDD0         | 2  |
| 1  | TDA1         | TDA4        | TDA5        | TDA7        | TDA8         | TDA9        | TDA11      | TDA12       | TDA14       | RDD12       | RDD11       | RDD9        | RD_CLK       | RDD7        | RDD5   | RDD4  | RDD1         | 1  |
|    | Α            | В           | С           | D           | Е            | F           | G          | Н           | J           | К           | L           | М           | N            | Р           | R      | Т     | U            |    |

### functional block diagram

A detailed block diagram of each channel is shown below. Channels A, B, C, and D are identical and are configured as four separate links.



#### transmit interface

The transmitter portion registers valid incoming 18-bit wide data (TDx[0:17]) on the rising edge of GTX\_CLK. The data is then framed with a start and a stop bit, serialized, and transmitted sequentially over the differential high-speed I/O channel. The clock multiplier multiplies the reference clock (GTX\_CLK) by a factor of 10 times creating a bit clock. This internal bit clock is fed to the parallel-to-serial shift register, which transmits data on both the rising and falling edges of the bit clock providing a serial data rate that is 20 times the reference clock. Data is transmitted LSB (TDx0) first.



#### transmit data bus

The transmit bus interface accepts 18-bit wide single-ended TTL parallel data at the TDx[0:17] pins. Data is valid on the rising edge of GTX\_CLK. The GTX\_CLK is used as the word clock. The data and clock signals must be properly aligned as shown in Figure 1. Detailed timing information can be found in the *TTL input electrical characteristics* table.



**Figure 1. Transmit Timing Waveform** 

#### transmission latency

The data transmission latency of the TLK4120 is defined as the delay from the initial 18-bit word on the parallel transmit interface to the serial transmission of bit 0. The transmit latency is fixed once the link is established. However, due to silicon process variations and implementation variables, such as supply voltage and temperature, the exact delay varies slightly. Figure 2 illustrates the timing relationship between the transmit data bus, GTX\_CLK, and serial transmit pins.



Figure 2. Transmitter Latency

#### start/stop framing logic

All true serial interfaces require a method of encoding to insure minimum transition density so that the receiving PLL has a minimal number of transitions in which to stay locked onto the data stream. The signal encoding also provides a mechanism for the receiver to identify the byte boundary for correct deserialization. The TLK4120 wraps a start bit (1) and a stop bit (0) around the 18-bit data payload as shown in Figure 3. This is transparent to the user, as the TLK4120 internally adds the framing bits to the data such that the user reads and writes actual 18-bit data.



#### start/stop framing logic (continued)



Figure 3. Serial Output Data Stream With Start and Stop Bit

#### parallel-to-serial

The parallel-to-serial shift register takes in the 20-bit wide data word multiplexed from the framing logic and converts it to a serial stream. The shift register is clocked on both the rising and falling edge of the internally generated bit clock, which is 10 times the GTX\_CLK input frequency. The LSB (TDx0) is transmitted first as shown in Figure 3.

#### high-speed data output

The high-speed data output driver consists of a PECL-compatible differential pair that can be optimized for a particular transmission line impedance and length. The line can be directly coupled or ac coupled. See Figure 10 and Figure 11 for termination details. No external pullup or pulldown resistors are required.

The TLK4120 provides a selectable signal preemphasis option for driving lossy media. When signal preemphasis is enabled, the first bit of a run length of same-value bits (e.g. 111...) is driven to a larger output swing, which precompensates for signal inter-symbol interference (ISI) in lossy media, such as copper cables or printed circuit board traces.

#### receive interface

The receiver portion of the TLK4120 accepts 20-bit framed differential serial data. The interpolator and clock recovery circuit locks to the data stream and extracts the bit rate clock. This recovered clock is used to retime the input data stream. The serial data is then aligned to the 20-bit word boundary by finding the start/stop bits and the 18-bit data is output on a 18-bit wide parallel bus synchronized to the extracted receive clock (RX CLK).

#### receive data bus

The receive bus interface drives 18-bit wide single-ended TTL parallel data at the RDx[0:17] pins. Data is valid on the rising edge of RX\_CLK. The RX\_CLK is used as the recovered word clock. The data and clock signals are aligned as shown in Figure 4. Detailed timing information can be found in the TTL output switching characteristics table.



Figure 4. Receive Timing Waveform



#### SLLS599 - DECEMBER 2003

### data reception latency

The serial-to-parallel data receive latency is the time from when the first bit arrives at the receiver until it is output in the aligned parallel word with RDx0 received as first bit. The receive latency is fixed once the link is established. However, due to silicon process variations and implementation variables such as supply voltage and temperature, the exact delay varies slightly. The minimum receive latency (R<sub>Latency</sub>) is 88 bit times, the maximum is 96 bit times. Figure 5 illustrates the timing relationship between the serial receive pins, the recovered word clock (RX\_CLK), and the receive data bus.



Figure 5. Receiver Latency

#### serial-to-parallel

Serial data is received on the DINRXP and DINRXN pins. The interpolator and clock recovery circuit locks to the data stream if the clock to be recovered is within  $\pm 100$  PPM of the internally generated bit rate clock. The recovered clock is used to retime the input data stream. The serial data is then clocked into the serial-to-parallel shift registers.

#### synchronization mode

The deserializer PLL must synchronize to the serializer in order to receive valid data. Synchronization can be accomplished in one of two ways.

#### rapid synchronization

The serializer has the capability to send specific SYNC patterns consisting of 9 ones and 9 zeros, switching at the input clock rate. The transmission of SYNC patterns enables the deserializer to lock to the serializer signal within a deterministic time frame. The transmission of SYNC patterns is selected via the SYNC input on the serializer. Upon receiving a valid SYNC pulse (wider than 6 clock cycles), 1026 cycles of SYNC pattern are sent.

When the deserializer detects edge transitions at the serial input, it attempts to lock to the embedded clock information. The deserializer LOCKB output remains inactive while its clock/data recovery (CDR) locks to the incoming data or SYNC patterns present on the serial input. When the deserializer locks to the serial data, the LOCKBx output goes active. When LOCKBx is active, the deserializer outputs represent incoming serial data. One approach is to tie the deserializer LOCKBx output directly to the SYNCx input of the transmitter. This assures that enough SYNC patterns are sent to achieve deserializer lock.

#### random lock synchronization

The deserializer can attain lock to a data stream without requiring the serializer to send special SYNC patterns. This allows the TLK4120 to operate in open-loop applications. Equally important is the deserializer's ability to support hot insertion into a running backplane. In the open-loop or hot-insertion case, it is assumed the data stream is essentially random. Therefore, because lock time varies due to data stream characteristics, the exact lock time cannot be predicted. The primary constraint on the random lock time is the initial phase relation between the incoming data and the GTX\_CLK when the deserializer powers up.



### random lock synchronization (continued)

The data contained in the data stream can also affect lock time. If a specific pattern is repetitive, the deserializer could enter false lock—falsely recognizing the data pattern as the start/stop bits. This is referred to as repetitive multitransition (RMT). This occurs when more than one low-high transition takes place per clock cycle over multiple clock cycles. In the worst case, the deserializer could become locked to the data pattern rather than the clock. Circuitry within the deserializer can detect that the possibility of false lock exists. Upon detection, the circuitry prevents the LOCKBx from becoming active until the potential false-lock pattern changes. Notice that the RMT pattern only affects the deserializer lock time, and once the deserializer is in lock, the RMT pattern does not affect the deserializer state as long as the same data boundary happens each cycle. The deserializer does not go into lock until it finds a unique data boundary that consists of four consecutive cycles of data boundary (start/stop bits) at the same position.

The deserializer stays in lock until it cannot detect the same data boundary (start/stop bits) for four consecutive cycles. Then the deserializer goes out of lock and hunts for the new data boundary (start/stop bits). In the event of loss of synchronization, the LOCKBx pin output goes inactive and the outputs (including RX\_CLK) enter a high-impedance state. The user's system should monitor the LOCKBx pin in order to detect a loss of synchronization. Upon detection of loss of lock, sending SYNC patterns for resynchronization is desirable if reestablishing lock within a specific time is critical. However, the deserializer can lock to random data as previously noted. LOCKBx is held inactive for at least nine cycles after loss of lock is detected.

#### recommended power-up sequence

When powering up the device, it is recommended to first set the ENABLE pin low. Set the ENABLE pin to high once sufficient time has passed to allow the power supply to stabilize.

#### power-down mode

When the ENABLEx pin is deasserted low, the TLK4120 goes into a power-down mode. In the power-down mode, the serial transmit pins (DOUTTXP, DOUTTXN) and the receive data bus pins (RDx [0:17]) go into a high-impedance state.

#### reference clock input

The reference clock (GTX\_CLK) is an external input clock that synchronizes the transmitter interface. The reference clock is then multiplied in frequency 10 times to produce the internal serialization bit clock. The internal serialization bit clock is frequency locked to the reference clock and used to clock out the serial transmit data on both its rising and falling edge clock providing a serial data rate that is 20 times the reference clock.

#### operating frequency range

The TLK4120 may operate at a serial data rate between 0.5 Gbit/s to 1.3 Gbit/s. GTX\_CLK must be within ±100 PPM of the desired parallel data rate clock. Each individual channel may operate at a different rate.

#### testability

The TLK4120 has a comprehensive suite of built-in self-tests. The loopback function provides for at-speed testing of the transmit/receive portions of the circuitry. The ENABLE pin allows for all circuitry to be disabled so that an IDDQ test can be performed.

#### loop-back testing

The transceiver can provide a self-test function by enabling (LOOPENx) the internal loop-back path. Enabling this pin causes serial transmitted data to be routed internally to the receiver. The parallel data output can be compared to the parallel input data for functional verification. (The external differential output is held in a high-impedance state during the loop-back testing.)

#### power-on reset

Upon application of minimum valid power, the TLK4120 generates a power-on reset. During the power-on reset, the RDx pins are tri-stated and RX\_CLK is held low. The length of the power-on reset cycle is dependent upon the REFCLK frequency, but is less than 1 ms in duration.



## **Terminal Functions**

|                     | TERMINAL  | 7.05                 | PECOPIPTION                                                                                                                                                                                                            |  |  |  |  |
|---------------------|-----------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                | NO.       | TYPE                 | DESCRIPTION                                                                                                                                                                                                            |  |  |  |  |
| DINRAP,<br>DINRAN   | A6, A7    |                      |                                                                                                                                                                                                                        |  |  |  |  |
| DINRBP,<br>DINRBN   | F17, G17  | Lamor                | Serial Receive Inputs. DINRXP and DINRXN together are the differential serial                                                                                                                                          |  |  |  |  |
| DINRCP,<br>DINRCN   | P17, R17  | Input                | input interface from a copper or an optical I/F module.                                                                                                                                                                |  |  |  |  |
| DINRDP,<br>DINRDN   | U4, U3    |                      |                                                                                                                                                                                                                        |  |  |  |  |
| DOUTTAP,<br>DOUTTAN | A3, A4    |                      |                                                                                                                                                                                                                        |  |  |  |  |
| DOUTTBP,<br>DOUTTBN | C17, D17  | Output               | Serial Transmit Outputs. DOUTTXP and DOUTTXN are differential serial outputs that interface to copper or an optical I/F module. These terminals transmit NRZ data at a rate of 20 times the GTX_CLK value. DOUTTXP and |  |  |  |  |
| DOUTTCP,<br>DOUTTCN | L17, M17  | (high-z<br>power up) | DOUTTXN are put in a high impedance state when LOOPENx is high and are active when LOOPENx is low. During power-on reset these pins are high impedance.                                                                |  |  |  |  |
| DOUTTDP,<br>DOUTTDN | U7, U6    |                      | impedance.                                                                                                                                                                                                             |  |  |  |  |
| ENABLEA             | H5        |                      |                                                                                                                                                                                                                        |  |  |  |  |
| ENABLEB             | E10       | Input                | Device Enable. When this pin is held low, the device is placed in power-down                                                                                                                                           |  |  |  |  |
| ENABLEC             | M9        | (w/pullup)           | mode. When asserted high while the device is in power-down mode, the transceiver goes into power on reset before beginning normal operation.                                                                           |  |  |  |  |
| ENABLED             | J6        |                      | analogoror good into pondi on rocci soloro sogniming normal oporation.                                                                                                                                                 |  |  |  |  |
| GTA_CLK             | E2        |                      | Reference Clock. GTX_CLK is a continuous external input clock that                                                                                                                                                     |  |  |  |  |
| GTB_CLK             | B13       | ┥ .                  | synchronizes the transmitter interface TDx. The frequency range of GTX_CLK                                                                                                                                             |  |  |  |  |
| GTC_CLK             | K13       | - Input              | is 50 MHz to 125 MHz.  The transmitter uses the rising edge of this clock to register the 18-bit input                                                                                                                 |  |  |  |  |
| GTD_CLK             | P8        |                      | data (TDx) for serialization.                                                                                                                                                                                          |  |  |  |  |
| SYNCA               | F4        |                      | Fast Synchronization. When asserted high, the transmitter substitutes the                                                                                                                                              |  |  |  |  |
| SYNCB               | D12       | Input (w/            | 18-bit pattern 111111111000000000 so that when the start/stop bits are framed                                                                                                                                          |  |  |  |  |
| SYNCC<br>SYNCD      | N10<br>K5 | pulldown)            | around the data the receiver can immediately detect the proper deserialization boundary. This is typically used during initialization of the serial link.                                                              |  |  |  |  |
| LOOPENA             | H4        |                      | Loop Enable. When LOOPENx is active high, the internal loop-back path is                                                                                                                                               |  |  |  |  |
| LOOPENB             | D10       | Input                | activated. The transmitted serial data is directly routed internally to the inputs of the receiver. This provides a self–test capability in conjunction with the                                                       |  |  |  |  |
| LOOPENC             | P12       | (w/pulldown)         | protocol device. The DOUTTXP and DOUTTXN outputs are held in a high                                                                                                                                                    |  |  |  |  |
| LOOPEND             | M4        | 7                    | impedance state during the loop–back test. LOOPENx is held low during standard operational state with external serial outputs and inputs active.                                                                       |  |  |  |  |
| LOCKBA              | G5        |                      |                                                                                                                                                                                                                        |  |  |  |  |
| LOCKBB              | E11       | 7                    | Receiver Lock. When asserted low indicates that the receiver has acquired bit synchronization on the data stream and has located the start/stop bits so that                                                           |  |  |  |  |
| LOCKBC              | N9        | Output               | the deserialized data presented on the parallel receive bus is properly                                                                                                                                                |  |  |  |  |
| LOCKBD              | L4        |                      | received.                                                                                                                                                                                                              |  |  |  |  |



## **Terminal Functions (Continued)**

|           | TERMINAL                                                                                          | TYPE                                                                       | DESCRIPTION                                                                                                                                                                                                                                                   |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME      | NO.                                                                                               | 1112                                                                       | DESCRIPTION                                                                                                                                                                                                                                                   |  |  |  |
| PREEMPHA  | A5                                                                                                |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| PREEMPHB  | E17                                                                                               | Pre-emphasis. When asserted, the serial transmit outputs have extra output |                                                                                                                                                                                                                                                               |  |  |  |
| PREEMPHC  | N17                                                                                               | Input                                                                      | swings on the first bit of any run length of save value bits. If the run length of output bits is one, then that bit has larger output swings.                                                                                                                |  |  |  |
| PREEMPHD  | U5                                                                                                |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| RDA(0-17) | A8, B8, C6, C4, D6, D7, D8,<br>D5, E8, E7, E6, F8, F7, E5,<br>F6, G6, F5, E4                      | Output (hi–z<br>on power up)                                               | Receive Data Bus. These outputs carry 18-bit parallel data output from the transceiver to the protocol device, synchronized to RX_CLK. The data is valid on the rising edge of RX_CLK as shown in Figure 10. These pins are tri-stated during power-on reset. |  |  |  |
| RDB(0-17) | H17, H16, F15, D15, F14,<br>G14, H14, E14, H13, G13,<br>F13, H12, G12, E13, F12,<br>F11, E12, D13 |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| RDC(0-17) | T17, U17, T16, T15, U16,<br>U15, T14, U14, T13, U12,<br>T12, U11, U10, T11, R10,<br>T9, R9, P10   | Output (hi–z<br>on power up)                                               | Receive Data Bus. These outputs carry 18-bit parallel data output from the transceiver to the protocol device, synchronized to RX_CLK. The data is valid on the rising edge of RX_CLK as shown in Figure 10. These pins are tri-stated during power-on reset. |  |  |  |
| RDD(0-17) | U2, U1, T2, R2, T1, R1, P2,<br>P1, N2, M1, M2, L1, K1, L2,<br>K2, K3, J3, K4                      |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| RA_CLK    | D4                                                                                                |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| RB_CLK    | D14                                                                                               | Output (low                                                                | Recovered Clock. Output clock that is synchronized to RDx. RX_CLK is the recovered serial data rate clock divided by 20. RX_CLK is held low during                                                                                                            |  |  |  |
| RC_CLK    | U13                                                                                               | on power up)                                                               | power-on reset.                                                                                                                                                                                                                                               |  |  |  |
| RD_CLK    | N1                                                                                                |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| TDA(0-17) | A2, A1, B2, C2, B1, C1, D2,<br>D1, E1, F1, F2, G1, H1, G2,<br>J1, H3, J2, J4                      |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| TDB(0-17) | B17, A17, B16, B15, A16,<br>A15, B14, A14, A13, A12,<br>B12, A11, A10, B11, A9,<br>C10, B9, D9    | loput                                                                      | Transmit Data Bus. These inputs carry the 18-bit parallel data output from a protocol device to the transceiver for encoding, serialization and                                                                                                               |  |  |  |
| TDC(0-17) | K17, K16, M15, P14, N14,<br>K14, L14, M14, K12, L13,<br>M13, N13, L12, M12, P13,<br>M11, N12, M10 | Input                                                                      | transmission. This 18-bit parallel data is clocked into the transceiver on the rising edge of GTX_CLK as shown in Figure 9.                                                                                                                                   |  |  |  |
| TDD(0-17) | U8, T8, R6, P4, P5, R8, P7, P6, M8, N7, N6, N5, M7, M6, N4, L6, M5, K6                            |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
| TESTENA   | H6                                                                                                | ]                                                                          |                                                                                                                                                                                                                                                               |  |  |  |
| TESTENB   | F10                                                                                               | Input                                                                      | Tact Mode Enable. This pin should be left unconnected or find law                                                                                                                                                                                             |  |  |  |
| TESTENC   | P11                                                                                               | (w/pulldown)                                                               | Test Mode Enable. This pin should be left unconnected or tied low.                                                                                                                                                                                            |  |  |  |
| TESTEND   | M3                                                                                                |                                                                            |                                                                                                                                                                                                                                                               |  |  |  |



## **Terminal Functions (Continued)**

| POWER  |                                                                                                                                                                                                                                        |        |                                                                                               |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------|
| VDD    | C8, C12, C14, D3, D11, F3,<br>F9, G4, H15, J12, J13, J16,<br>K15, L5, N3, N8, N11, P15,<br>R4, R13, U9                                                                                                                                 | Supply | Digital logic power. Provides power for all digital circuitry and digital I/O Buffers.        |
| VDDAA  | B5, C5                                                                                                                                                                                                                                 |        |                                                                                               |
| VDDAB  | E15, E16                                                                                                                                                                                                                               | 0      | Analog Power. VDDAx provides a supply reference for the high-speed                            |
| VDDAC  | N15, N16                                                                                                                                                                                                                               | Supply | analog circuits, receiver and transmitter.                                                    |
| VDDAD  | R5, T5                                                                                                                                                                                                                                 |        |                                                                                               |
| GROUND |                                                                                                                                                                                                                                        |        |                                                                                               |
| GNDA   | B3, B4, B6, B7, C16, D16,<br>F16, G16, L16, M16, P16,<br>R16, T3, T4, T6, T7                                                                                                                                                           | Ground | Analog Ground. GNDA provides a ground reference for the high-speed analog circuits RX and TX. |
| GND    | B10, C3, C7, C9, C11, C13, C15, E3, E9, G3, G7, G8, G9, G10, G11, G15, H2, H7, H8, H9, H10, H11, J5, J7, J8, J9, J10, J11, J14, J15, J17, K7, K8, K9, K10, K11, L3, L7, L8, L9, L10, L11, L15, P3, P9, R3, R7, R11, R12, R14, R15, T10 | Ground | Digital Logic Ground. Provides a ground for the logic circuits and digital I/O buffers.       |

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, V <sub>DD</sub> (see Note 1)                 |                                  |
|--------------------------------------------------------------|----------------------------------|
| Voltage range at TXD, ENABLE, GTX_CLK, LOOPEN, SYNC, PREEMPH |                                  |
| Voltage range at any other terminal except above             | 0.3 V to V <sub>DD</sub> + 0.3 V |
| Package power dissipation, P <sub>D</sub>                    |                                  |
| Storage temperature, T <sub>stq</sub>                        | –65°C to 150°C                   |
| Electrostatic discharge                                      | HBM: 2 kV, CDM: 1.5 kV           |
| Characterized free-air operating temperature range           | –40°C to 85°C                    |
| Lead Temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values, except differential I/O bus voltages, are with respect to network ground.



#### **DISSIPATION RATING TABLE**

| Air Flow  | 0 m/s | 0.5 m/s | 1 m/s | 2.5 m/s |
|-----------|-------|---------|-------|---------|
| TJA (C/W) | 18.4  | 16.92   | 15.95 | 14.7    |

## electrical characteristics over recommended operating conditions

|          | PARAMETER                      | TEST CONDITION                                                 | MIN | TYP  | MAX | UNIT |
|----------|--------------------------------|----------------------------------------------------------------|-----|------|-----|------|
| $V_{DD}$ | Supply voltage                 |                                                                | 2.3 | 2.5  | 2.7 | V    |
| TA       | Operating free-air temperature |                                                                | -40 |      | 85  | °C   |
|          | O. marks assumed               | V <sub>DD</sub> = 2.5 V, Freq = 500 Mb/sec, PRBS pattern       |     | 180  |     | 4    |
| ICC      | Supply current                 | V <sub>DD</sub> = 2.5 V, Freq = 1.3 Gb/sec, PRBS pattern       |     | 460  |     | mA   |
|          |                                | V <sub>DD</sub> = 2.5 V, Freq = 500 Mb/sec, PRBS pattern       |     | 450  |     |      |
| $P_{D}$  | Power dissipation              | V <sub>DD</sub> = 2.5 V, Freq = 1.3 Gb/sec, PRBS pattern       |     | 1150 |     | mW   |
|          |                                | V <sub>DD</sub> = 2.7 V, Freq = 1.3 Gb/sec, worst case pattern |     | 1900 |     |      |
|          | Shutdown current               | ENABLE = 0, VDDA, VDD pins, VDD = max                          |     | 520  |     | μΑ   |
|          | PLL start-up lock time         | V <sub>DD</sub> , VDDA = 2.3 V, EN ↑ to PLL acquire            |     | 0.1  | 0.4 | ms   |
|          | Data acquisition time          |                                                                |     | 1024 |     | bits |

# reference clock (GTX\_CLK) timing requirements over recommended operating conditions (unless otherwise noted)

|              | PARAMETER           | TEST CONDITIONS   | MIN       | TYP | MAX       | UNIT |
|--------------|---------------------|-------------------|-----------|-----|-----------|------|
| _            | Francisco           | Minimum data rate | TYP-0.01% | 25  | TYP+0.01% | MHz  |
| $R_{\omega}$ | Frequency           | Maximum data rate | TYP-0.01% | 65  |           | MHz  |
|              | Frequency tolerance |                   | -100      |     | 100       | ppm  |
|              | Duty cycle          |                   | 40%       | 50% | 60%       |      |
|              | Jitter              | Peak-to-peak      |           |     | 40        | ps   |

## TTL input electrical characteristics over recommended operating conditions (unless otherwise noted)

## TTL Signals: TXD0 ...TXD17, GTX\_CLK, LOOPENx, SYNCx, PREEMPHx

|                  | PARAMETER                | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|------------------|--------------------------|--------------------------------------|-----|-----|-----|------|
| $V_{IH}$         | High-level input voltage | See Figure 6                         | 2   |     | 3.6 | V    |
| $V_{IL}$         | Low-level input voltage  | See Figure 6                         |     |     | 8.0 | V    |
| lιΗ              | High-level input current | $V_{DD} = MAX$ , $V_{IN} = 2 V$      |     |     | 40  | μΑ   |
| Ι <sub>Ι</sub> L | Low-level input current  | $V_{DD} = MAX$ , $V_{IN} = 0.4 V$    | -40 |     |     | μΑ   |
| C <sub>IN</sub>  | Input capacitance        | 0.8 V to 2 V                         |     |     | 4   | pF   |
| t <sub>r</sub>   | GTX_CLK, TXD rise time   | 0.8 V to 2 V, C = 5 pF, See Figure 6 |     | 1   |     | ns   |
| t <sub>f</sub>   | GTX_CLK, TXD fall time   | 2 V to 0.8 V, C = 5 pF, See Figure 6 |     | 1   |     | ns   |
| t <sub>su</sub>  | TXD setup to ↑ GTX_CLK   | See Figure 6                         | 1.5 |     |     | ns   |
| th               | TXD hold to ↑ GTX_CLK    | See Figure 6                         | 0.4 |     |     | ns   |



Figure 6. TTL Data Input Valid Levels for AC Measurements

# TTL output switching characteristics over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                    | TEST CONDITIONS                                      | MIN | TYP  | MAX | UNIT |
|-----------------------|----------------------------------------------|------------------------------------------------------|-----|------|-----|------|
| Vон                   | High-level output voltage                    | I <sub>OH</sub> = -1 mA, V <sub>DD</sub> = MIN       | 2.1 | 2.3  |     | V    |
| VOL                   | Low-level output voltage                     | I <sub>OL</sub> = 1 mA, V <sub>DD</sub> = MIN        | GND | 0.25 | 0.5 | V    |
| tr(slew)              | Magnitude of RX_CLK, RDx slew rate (rising)  | 0.8 V to 2 V, C = 5 pF, See NO TAG                   | 0.5 |      |     | V/ns |
| t <sub>f</sub> (slew) | Magnitude of RX_CLK, RDx slew rate (falling) | 0.8 V to 2 V, C = 5 pF, See NO TAG                   | 0.5 |      |     | V/ns |
|                       | DVD seture to 1 DV OLV                       | 50% voltage swing, GTX_CLK = 25 MHz,<br>See Figure 7 | 19  |      |     | ns   |
| t <sub>su</sub>       | RXD setup to ↑ RX_CLK                        | 50% voltage swing, GTX_CLK = 65 MHz,<br>See Figure 7 | 6.7 |      |     | ns   |
|                       | DVD Latter 1 DV OLV                          | 50% voltage swing, GTX_CLK = 25 MHz,<br>See Figure 7 | 19  |      |     | ns   |
| <sup>t</sup> h        | RXD hold to ↑ RX_CLK                         | 50% voltage swing, GTX_CLK = 65 MHz,<br>See Figure 7 | 6.7 |      |     | ns   |





Figure 7. TTL Data Output Valid Levels for AC Measurements

### transmitter/receiver characteristics

|                                 | PARAMETER                                                  | TEST CONDITION                                                                                  | MIN  | TYP  | MAX                      | UNIT  |
|---------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|--------------------------|-------|
| V <sub>OD(p)</sub>              | V <sub>OD(p)</sub> =  VTXP-VTXN ,<br>Preemphasis VOD       | DC-coupled. Preemphasis = high, See Figure 8                                                    | 730  | 945  | 1280                     | mV    |
| V <sub>OD</sub> (pp-p)          | Differential, peak-to-peak output voltage with preemphasis | DC-coupled. Preemphasis = high, See Figure 8                                                    | 1460 | 1890 | 2560                     | mV    |
| V <sub>OD(d)</sub>              | VD(d) =  VTXP-VTXN ,<br>De-emphasis VOD                    | DC-coupled. Preemphasis = low, See Figure 8                                                     | 560  | 750  | 1100                     | mV    |
| V <sub>OD(pp-d)</sub>           | Differential, peak-to-peak output voltage with deemphasis  | DC-coupled. Preemphasis = low, See Figure 8                                                     | 1120 | 1500 | 2200                     | mV    |
| V <sub>(cmt)</sub>              | Transmit termination voltage range, (VTXP + VTXN)/2        |                                                                                                 | 1000 | 1250 | 1400                     | mV    |
| V <sub>ID</sub>                 | Receiver input voltage differential VID=  RXP - RXN        |                                                                                                 | 200  |      |                          | mV    |
| V <sub>cmr</sub>                | Receiver common-mode voltage range, (VRXP + VRXN)/2        |                                                                                                 | 1000 |      | V <sub>DD</sub> -<br>350 | mV    |
| l <sub>in</sub>                 | Receiver input leakage                                     |                                                                                                 | -10  |      | 10                       | μΑ    |
| C <sub>in</sub>                 | Receiver input capacitance                                 |                                                                                                 |      |      | 2                        | pF    |
| t <sub>r</sub> , t <sub>f</sub> | Differential output signal rise and fall time (20% to 80%) | $R_L$ = 50 Ω, $C_L$ = 5 pF, See Figure 9                                                        | 100  | 150  |                          | ps    |
|                                 | Serial transmit data total jitter (peak-to-peak)           | Differential output jitter, random + deterministic, 2 <sup>23</sup> –1 PRBS pattern at 1.3 Gbps |      | 0.1  |                          | UI    |
|                                 | Receive jitter tolerance                                   | Total input jitter, PRBS pattern, permitted eye closure at zero crossing                        |      | 0.5  |                          | UI    |
| _                               | TVIstance                                                  | At 500 Mbps                                                                                     | 17   |      | 19                       | Bit   |
| T <sub>latency</sub>            | TX latency                                                 | At 1.3 Gbps                                                                                     | 17   |      | 20                       | times |
| D:                              | DV later and                                               | At 500 Mbps                                                                                     | 88   |      | 92                       | Bit   |
| R <sub>latency</sub>            | RX latency                                                 | At 1.3 Gbps                                                                                     | 90   |      | 96                       | times |



Figure 8. Differential and Common-Mode Output Voltage Definitions





Figure 9. Rise and Fall Time Definitions



Figure 10. High-Speed I/O Directly Coupled Mode





Figure 11. High-Speed I/O AC-Coupled Mode

AC-coupling is only recommended if the parallel TX data stream is encoded to achieve a dc-balanced data stream. Otherwise, the ac-capicitors can induce common-mode voltage drift due to the dc-unbalanced data stream.



#### **MECHANICAL DATA**

### GPV (S-PBGA-N289)

#### **PLASTIC BALL GRID ARRAY**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated