











## TPS62134A, TPS62134B, TPS62134C, TPS62134D

SLVSC20C - JANUARY 2015-REVISED JANUARY 2015

# TPS62134x, 17-V Input, Step-down Converter With Low-Power Mode Input for Intel **Skylake Platform**

#### **Features**

- DCS-Control™ Architecture
- Supports Low-Power Mode for System Standby
- Power Save Mode for Light Load Efficiency
- Selectable Fixed Output Voltage (0.7 V to 1.05 V)
- Low Power Mode Logic Input
- Quiescent Current of 20 µA
- Input Voltage Range: 3 V to 17 V
- Output Current: up to 3.2 A
- Programmable Soft Start
- Power Good Output
- Short Circuit Protection
- Single-ended Remote Sense
- Thermal Shutdown Protection
- Available in a 3-mm × 3-mm, VQFN-16 Package

## **Applications**

- Intel Skylake™ Platform Ultrabook, Notebook, PC
- Standard 12-V Rail Supply
- POL Supply from 1 to 4 Cells Li-Ion Battery
- Solid-State Disk Drive
- **Embedded System**

## 3 Description

The TPS62134x family of devices is an easy-to-use, synchronous step-down DC-DC converter, compatible with Intel Skylake platform applications such as Ultrabooks<sup>™</sup> and notebooks. The high performance DCS-Control™ architecture provides fast transient response as well as high output voltage accuracy.

# Typical Application Circuit



With a wide operating input-voltage range of 3 to 17 V, the devices are ideally suited for systems powered from either a Li-lon or other batteries as well as from 12-V intermediate power rails. The devices have a low-power mode where the output voltage is reduced by using the LPM pin. In addition, the devices support dynamic output-voltage change by using the VIDx pins. The LPM and VIDx pins help the system minimize power consumption in different operating modes.

The output-voltage startup ramp is controlled by the SS pin. The power sequencing is configurable by the enable (EN) and power good (PG) pins. In powersave mode, the devices show guiescent current of approximately 20 µA which maintains high efficiency over the entire load range. Short circuit protection and thermal shutdown protect the IC and external components from heavy current when the output is shorted to ground. The device is available in a 3-mm × 3-mm 16-pin VQFN package with thermal pad.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)  |
|-------------|---------|------------------|
| TPS62134A   |         |                  |
| TPS62134B   | VOFN    | 2.00mm v. 2.00mm |
| TPS62134C   | VQFN    | 3.00mm x 3.00mm  |
| TPS62134D   |         |                  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## TPS62134A Efficiency





| Ta | h | ما | Ωf | Co | nto | nto  |
|----|---|----|----|----|-----|------|
| ıa |   | ıe | OI | CU | HE  | HILE |

| 1 | Features 1                         |    | 9.4 Device Functional Modes          | 10             |
|---|------------------------------------|----|--------------------------------------|----------------|
| 2 | Applications 1                     | 10 | Application and Implementation       | 1 <sup>2</sup> |
| 3 | Description 1                      |    | 10.1 Application Information         | 1º             |
| 4 | Typical Application Circuit1       |    | 10.2 Typical Application             | 1°             |
| 5 | Revision History2                  | 11 | Power Supply Recommendations         | 18             |
| 6 | Device Comparison Table            | 12 | Layout                               | 16             |
| 7 | Pin Configuration and Functions    |    | 12.1 Layout Guidelines               | 16             |
| 8 | Specifications                     |    | 12.2 Layout Example                  | 16             |
| U | 8.1 Absolute Maximum Ratings       |    | 12.3 Thermal Considerations          | 17             |
|   | 8.2 ESD Ratings                    | 13 | Device and Documentation Support     | 18             |
|   | 8.3 Recommend Operating Conditions |    | 13.1 Device Support                  | 18             |
|   | 8.4 Thermal Information            |    | 13.2 Documentation Support           | 18             |
|   | 8.5 Electrical Characteristic      |    | 13.3 Related Links                   | 18             |
|   | 8.6 Typical Characteristics 6      |    | 13.4 Trademarks                      | 18             |
| 9 | Detailed Description               |    | 13.5 Electrostatic Discharge Caution | 18             |
| 9 | 9.1 Overview                       |    | 13.6 Glossary                        | 18             |
|   | 9.2 Functional Block Diagram       | 14 | 3,                                   |                |
|   | 9.3 Feature Description 8          |    | Information                          | 18             |
|   | ·                                  |    |                                      |                |

# 5 Revision History

| Ci | nanges from Revision B (August 2014) to Revision C                                                                                        | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed the Device Information table                                                                                                      | 1    |
| •  | Added the Device Comparison Table                                                                                                         | 3    |
| •  | Moved the Storage temperature From the Handling Ratings table to the Absolute Maximum Ratings <sup>(1)</sup> table                        | 4    |
| •  | Changed the Handling Ratings table to the ESD Ratings table                                                                               | 4    |
| •  | Changed the Output voltage accuracy, PSM mode MAX value From: 2% To: 3%, Add test condition: $\overline{\text{LPM}} = \text{High.} \dots$ | 5    |

| С | hanges from Revision A (August 2014) to Revision B      | Page |
|---|---------------------------------------------------------|------|
| • | Add new device to Device Comparison Table               |      |
| • | Updated the Functional Block Diagram image              |      |
| • | Add new device to Table 1                               |      |
| • | Updated the Figure 15 in the Application Curves section | 14   |
| • | Updated Equation 7                                      | 1    |

| Cl | changes from Original (August 2014) to Revision A                | Page |
|----|------------------------------------------------------------------|------|
| •  | Switched the nin names of nin 8 and 9 in the Pin Functions table | ,    |



# 6 Device Comparison Table

| PART NUMBER | PACKAGE MARKING | OUTPUT VOLTAGE |
|-------------|-----------------|----------------|
| TPS62134A   | 134A            |                |
| TPS62134B   | 134B            | Coo Toble 4    |
| TPS62134C   | 134C            | See Table 1    |
| TPS62134D   | 134D            |                |

# 7 Pin Configuration and Functions

#### RGT Package 16-Pin VQFN With Thermal Pad Top View



#### **Pin Functions**

| PIN      |                           | TVDE | DESCRIPTION                                                                                                                                                                                                          |  |  |
|----------|---------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO.      | NAME                      | TTPE | DESCRIPTION                                                                                                                                                                                                          |  |  |
| 1        | vos                       | I    | Output voltage sense pin and connection for the control loop circuitry. The VOS pin must be connected directly at the output capacitor.                                                                              |  |  |
| 3        | SW                        | PWR  | This pin is a switch node and is connected to the internal MOSFET switches. Connect an inductor between the SW pin and output capacitor.                                                                             |  |  |
| 4        | PG                        | 0    | Output power-good pin. The PG pin is an open drain and requires a pullup resistor. If this pin is not in use, leave it floating.                                                                                     |  |  |
| 5        | FBS                       | 1    | Output-voltage feedback pin. This pin is used for a positive remote sense of the load voltage. The FBS pin must be connected close to the load-supply node on the output bus.                                        |  |  |
| 6        | AGND                      | _    | Analog ground pin. The AGND pin must be connected directly to the exposed thermal pad and common ground plane.                                                                                                       |  |  |
| 7        | SS                        | 0    | Soft-start pin. An external capacitor connected to this pin sets the soft-start time.                                                                                                                                |  |  |
| 8        | VID1                      |      | Output-voltage selection pins (VIDx).                                                                                                                                                                                |  |  |
| 9        | 9 VID0                    |      | Output-voltage selection pins (VIDX).                                                                                                                                                                                |  |  |
| 10       | AVIN                      | 1    | Supply-voltage pin for the internal control circuitry. Connect the AVIN pin to the same source as the PVIN pin.                                                                                                      |  |  |
| 11<br>12 | PVIN                      | PWR  | Supply-voltage pins for the internal power stage.                                                                                                                                                                    |  |  |
| 13       | EN                        | I    | Enable and disable input pin. An internal pulldown resistor maintains logic-level low if the pin is floating.                                                                                                        |  |  |
| 14       | LPM                       | I_   | Low-power-mode input pin.                                                                                                                                                                                            |  |  |
| 15<br>16 | PGND                      | _    | Power ground. The PGND pin must be connected directly to the exposed thermal pad and common ground plane.                                                                                                            |  |  |
| _        | Exposed<br>Thermal<br>Pad | _    | The exposed thermal pad must be connected to the AGND (6) pin, PGND (15 and 16) pins, and common ground plane. The thermal pad must be soldered to achieve appropriate power dissipation and mechanical reliability. |  |  |

Copyright © 2015, Texas Instruments Incorporated



## 8 Specifications

## 8.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating junction temperature range (unless otherwise noted)

|                                                 |                              | MIN                   | MAX                  | UNIT |
|-------------------------------------------------|------------------------------|-----------------------|----------------------|------|
|                                                 | AVIN, PVIN                   | -0.3                  | 20                   |      |
| \\\(\alpha\)\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | EN, SW                       | -0.3 V <sub>I</sub> + | V <sub>I</sub> + 0.3 | .,   |
| Voltage at pins (2)                             | SS, PG, VOS, VID0, VID1, TPM | -0.3                  | 7                    | V    |
|                                                 | FBS                          | -0.3                  | 3                    |      |
| Sink current                                    | PG                           | 0                     | 2                    | mA   |
| Operating junction ten                          | nperature, T <sub>J</sub>    | -40                   | 150                  | °C   |
| Storage temperature,                            | T <sub>stg</sub>             | -65                   | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 8.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 8.3 Recommend Operating Conditions

over operating junction temperature range, unless otherwise noted.

|            |                                           |                             |   | MIN | MAX | UNIT |
|------------|-------------------------------------------|-----------------------------|---|-----|-----|------|
| $V_{I}$    | V <sub>I</sub> Input voltage (AVIN, PVIN) |                             | 3 | 17  | V   |      |
| $V_{(PG)}$ | PG pin pullup resistor voltage            |                             |   | 0   | 6   | V    |
|            | I <sub>O</sub> Output current             | 3 V ≤ V <sub>I</sub> < 5 V  |   | 0   | 3   |      |
| IO         |                                           | 5 V ≤ V <sub>I</sub> ≤ 17 V |   | 0   | 3.2 | А    |
| TJ         | Operating junction temperature            |                             |   | -40 | 125 | °C   |

## 8.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | TPS62134x<br>RGT Package | UNIT |
|-----------------------|----------------------------------------------|--------------------------|------|
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 44.2                     |      |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 51.0                     |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 16.6                     | 0000 |
| ΨЈΤ                   | Junction-to-top characterization parameter   | 0.9                      | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 16.6                     |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.7                      |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953

<sup>(2)</sup> All voltage values are with respect to network ground pin.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 8.5 Electrical Characteristic

 $T_1 = -40$  °C to 125 °C and  $V_1 = 3$  V to 17 V. Typical values at  $V_1 = 12$  V and  $T_2 = 25$  °C, unless otherwise noted.

|                           | PARAMETER                                               | TEST CONDITIONS                                                           | MIN | TYP   | MAX | UNIT |
|---------------------------|---------------------------------------------------------|---------------------------------------------------------------------------|-----|-------|-----|------|
| SUPPLY                    |                                                         |                                                                           |     |       |     |      |
| VI                        | Input voltage range                                     |                                                                           | 3   |       | 17  | V    |
| I <sub>O</sub>            | Operating quiescent current                             | EN = High, no load, device not switching T <sub>J</sub> = -40 °C to 85 °C |     | 20    | 35  | μA   |
| Q                         | 2 1 2 2 3 1 2 2 2 2 2                                   | T <sub>J</sub> = 125 °C                                                   |     |       | 58  | •    |
| I <sub>SD</sub>           | Shutdown current into AVIN and PVIN                     | EN = Low<br>$T_J = -40 ^{\circ}C$ to +85 $^{\circ}C$                      |     | 2     | 9   | μA   |
|                           |                                                         | T <sub>J</sub> = 125 °C                                                   |     |       | 18  | ·    |
| \/                        | Undervoltage leakeut threshold                          | V <sub>I</sub> falling                                                    | 2.6 | 2.7   | 2.8 | V    |
| $V_{(UVLO)}$              | Undervoltage lockout threshold                          | V <sub>I</sub> rising                                                     | 2.8 | 2.9   | 3   | V    |
| T <sub>SD(th)</sub>       | Thermal shutdown threshold                              | T <sub>J</sub> rising                                                     |     | 160   |     | °C   |
| T <sub>SD(hys)</sub>      | Thermal shutdown hysteresis                             | T <sub>J</sub> falling                                                    |     | 20    |     |      |
| CONTRO                    | L (EN, SS, PG, VIDx, LPM)                               |                                                                           |     |       |     |      |
| $V_{IH}$                  | High-level input threshold voltage (EN, VIDx, LPM)      |                                                                           | 0.8 | 0.54  |     | V    |
| $V_{IL}$                  | Low-level input threshold voltage (EN, VIDx, TPM)       |                                                                           |     | 0.47  | 0.3 | V    |
| R <sub>(PD)</sub>         | Pull down resistor at EN, VIDx, LPM                     | EN, VIDx, $\overline{LPM} = low$                                          |     | 400   |     | kΩ   |
| R <sub>(DIS)</sub>        | Output discharge resistor                               | EN = Low, V <sub>O</sub> = 1 V                                            |     | 20    |     | kΩ   |
| $I_{lkg}$                 | Input leakage current at EN, VIDx, LPM                  | EN, VIDx, LPM = 3.3 V                                                     |     | 0.01  | 1   | μΑ   |
| \/                        | Power good threshold DC voltage                         | V <sub>O</sub> rising                                                     | 736 | 760   | 784 | mV   |
| $V_{TH(PG)}$              | Fower good tilleshold DC voltage                        | V <sub>O</sub> falling                                                    | 696 | 720   | 752 | IIIV |
| V <sub>OL(PG)</sub>       | Power good output low voltage                           | $I_{(PG)} = -2 \text{ mA}$                                                |     | 0.07  | 0.3 | V    |
| I <sub>lkg(PG)</sub>      | Input leakage current at PG                             | V <sub>(PG)</sub> = 1.8 V                                                 |     | 1     | 400 | nA   |
|                           | Dower good delay time                                   | PG rising                                                                 |     | 140   |     |      |
| t <sub>d(PG)</sub>        | Power good delay time                                   | PG falling                                                                |     | 20    |     | μs   |
| I <sub>(SS)</sub>         | SS pin source current                                   |                                                                           | 2.3 | 2.5   | 2.7 | μΑ   |
| POWER S                   | WITCH                                                   |                                                                           |     |       |     |      |
| r <sub>DS(on_H)</sub>     | High-side MOSFET on-resistance                          | V <sub>I</sub> ≥ 6 V                                                      |     | 90    | 170 | O    |
| r <sub>DS(on_L)</sub>     | Low-side MOSFET on-resistance                           | V <sub>I</sub> ≥ 6 V                                                      |     | 40    | 70  | mΩ   |
| IL                        | High-side MOSFET DC current-limit                       | V <sub>I</sub> ≥ 5 V, T <sub>J</sub> = 25 °C                              | 3.6 | 4.4   | 5.4 |      |
| I <sub>L(LOW)</sub>       | High-side MOSFET DC current-limit at low output voltage | V <sub>0</sub> ≤ 0.3 V                                                    |     | 1.6   |     | Α    |
| OUTPUT                    |                                                         |                                                                           |     |       |     |      |
| I <sub>lkg(FBS)</sub>     | Input leakage current at FBS                            | V <sub>(FBS)</sub> = 1.1 V                                                |     | 1     | 100 | nA   |
| ,                         | Outside all lands are seen as                           | PWM mode                                                                  | -1% |       | 1%  |      |
| $V_{O(A)}$                | Output voltage accuracy                                 | PSM mode, $\overline{\text{LPM}} = \text{High}^{(1)}$                     | -1% |       | 3%  |      |
| $\Delta V_{O(\Delta IO)}$ | Load regulation <sup>(2)</sup>                          | V <sub>I</sub> = 7.2 V, I <sub>O</sub> = 0.5 A to 3.2 A                   |     | 0.01  |     | %/A  |
| $\Delta V_{O(\Delta VI)}$ | Line regulation (2)                                     | 3 V ≤ V <sub>I</sub> ≤ 17 V, I <sub>O</sub> = 1 A                         |     | 0.003 |     | %/V  |

<sup>(1)</sup> This is the accuracy provided by the device itself (line and load regulation effects are not included). External components effective value: L = 1  $\mu$ H and C<sub>(OUT)</sub> = 47  $\mu$ F. (2) Line and load regulation depend on external component selection and layout.



## 8.6 Typical Characteristics





## 9 Detailed Description

#### 9.1 Overview

The TPS62134x synchronous switched-mode power converters are based on DCS-Control™ (direct control with seamless transition into power-save mode), an advanced regulation topology that combines the advantages of hysteretic, voltage-mode, and current-mode control including an AC loop that is directly associated to the output voltage. This control loop uses information about output voltage changes and feeds the information directly to a fast comparator stage. The control loop provides immediate response to dynamic load changes. For accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low ESR capacitors.

The DCS-Control™ topology supports PWM (pulse width modulation) mode for medium and heavy load conditions and a power-save mode (PSM) at light loads. During PWM mode, the devices operate at the nominal switching frequency in continuous conduction mode (CCM). This frequency is approximately 1 MHz (typical) with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter enters PSM to sustain high efficiency down to very light loads. In PSM, the switching frequency decreases linearly with the load current. Because DCS-Control™ supports both operation modes within one single building block, the transition from PWM to PSM is seamless without effects on the output voltage.

#### 9.2 Functional Block Diagram





## 9.3 Feature Description

#### 9.3.1 Enable and Shutdown (EN)

When the EN pin is set high, the device begins operation. The EN pin allows sequencing from a host or power-good output of another device.

The devices enter shutdown mode if the EN pin is pulled low with a shutdown current of 2  $\mu$ A (typical). During shutdown, the internal power MOSFETs as well as the entire control circuitry are turned off. The output capacitor is smoothly discharged by a 20-k $\Omega$  internal resistor through the VOS pin. An internal pulldown resistor of approximately 400 k $\Omega$  is connected and maintains EN logic low, if the pin is floating. The pulldown resistor is disconnected if the EN pin is high.

#### 9.3.2 Undervoltage Lockout (UVLO)

If the input voltage drops, the undervoltage lockout prevents misoperation of the device by switching off both power MOSFETs. The UVLO threshold is set to 2.7 V (typical). The device is fully operational for voltages above the UVLO threshold and turns off if the input voltage trips the threshold. The converter begins operation again when the input voltage exceeds the threshold by a hysteresis of 200 mV (typical).

## 9.3.3 Soft-Start (SS) Circuitry

The internal soft-start circuitry controls the output-voltage slope during startup. This control avoids excessive inrush current and ensures a controlled output-voltage rise time. The control also prevents unwanted voltage drops from high-impedance power sources or batteries. When the EN pin is set high to begin device operation, the device begins switching after a delay of approximately 50  $\mu$ s and  $V_O$  rises up to the nominal value set by the VIDx pins with a slope controlled by an external capacitor connected to the SS pin. Leave the SS pin floating for the fastest startup.

The device can startup into a pre-biased output. During monotonic pre-biased startup, both power MOSFETs are not allowed to turn on until the internal ramp of the device sets an output voltage above the pre-bias voltage.

If the device is in shutdown mode, undervoltage lockout, or thermal shutdown, an internal resistor pulls the SS pin down to ensure a proper low level. Returning from those states causes a new startup sequence.

#### 9.3.4 Switch Current-Limit and Short Circuit Protection

The TPS62134x family of devices is protected against heavy load and short circuit events. If an output short circuit is detected (V<sub>O</sub> drops below 0.3 V), the switch current limit is reduced to 1.6 A (typical). If the output voltage rises above 0.4 V, the device operates in normal operation again.

At heavy loads, the current-limit determines the maximum output current. The current-limit supports output currents of 3 A with input voltages below 5 V and 3.2 A with higher input voltages. If the peak current-limit ( $I_L$ ) is reached, the high-side MOSFET is turned off. Avoiding shoot-through current, the low-side MOSFET is switched on to sink the inductor current. The high-side MOSFET turns on again, only if the current in the low-side MOSFET has decreased below the low-side current-limit threshold of 3.2 A (typical).

Because of the internal propagation delay, the actual peak current of the high-side switch typically occurs above the DC value listed in the *Electrical Characteristic* table, especially in low duty-cycle applications. Use *Equation 1* to calculate the dynamic current-limit.

$$I_{L(dynamic)} = I_L + \frac{V_I - V_O}{L} \times 30 \text{ ns}$$
(1)

## 9.3.5 Output Voltage and LPM Logic Selection (VIDx and LPM)

The output voltage of the TPS62134x family of devices is selected by two VIDx pins and one  $\overline{\text{LPM}}$  pin as listed in Table 1. A pulldown resistor of 400 k $\Omega$  is internally connected to the VIDx pins and  $\overline{\text{LPM}}$  pin to ensure a proper logic level if the pin is high impedance or floating. The pulldown resistors are disconnected if the pins are pulled High.



## **Feature Description (continued)**

The device has a low power mode (LPM) where the output voltage is reduced or disabled by using the  $\overline{LPM}$  pin. While the  $\overline{LPM}$  pin is asserted, the PG output remains high impedance. The device also achieves a dynamic output-voltage change by using the VIDx pins. This feature helps the system to minimize power consumption in standby or idle mode. The TPS62134B/D devices provide the full current even if the output voltage is set at 0.7 V in LPM mode.

**Table 1. Output Voltage Selection** 

| PART NUMBER<br>(INTEL SKYLAKE VRs)                                  | IPM LOGIC | VID1 LOGIC | VID0 LOGIC | OUTPUT VOLTAGE (V) |
|---------------------------------------------------------------------|-----------|------------|------------|--------------------|
|                                                                     | 0         | х          | х          | 0 (LPM)            |
|                                                                     | 1         | 0          | 0          | 0.850              |
| TPS62134A<br>(V <sub>CC(IO)</sub> Rail)                             | 1         | 0          | 1          | 0.875              |
| (**CC(IO) **Naii)                                                   | 1         | 1          | 0          | 0.950              |
|                                                                     | 1         | 1          | 1          | 0.975              |
|                                                                     | 0         | х          | х          | 0.7 (LPM)          |
|                                                                     | 1         | 0          | 0          | 0.80               |
| TPS62134B<br>(V <sub>CC(PRIM_CORE)</sub> Rail)                      | 1         | 0          | 1          | 0.85               |
| (*CC(PRIM_CORE) TKGII)                                              | 1         | 1          | 0          | 0.90               |
|                                                                     | 1         | 1          | 1          | 0.95               |
|                                                                     | 0         | х          | х          | 0 (LPM)            |
|                                                                     | 1         | 0          | 0          | 0.80               |
| TPS62134C<br>(V <sub>CC(EDRAM)</sub> / V <sub>CC(EOPIO)</sub> Rail) | 1         | 0          | 1          | 0.95               |
| (*CC(EDRAM) / *CC(EOPIO) Raily                                      | 1         | 1          | 0          | 1.00               |
|                                                                     | 1         | 1          | 1          | 1.05               |
|                                                                     | 0         | х          | х          | 0.7 (LPM)          |
|                                                                     | 1         | 0          | 0          | 0.85               |
| TPS62134D<br>(V <sub>CC(PRIM_CORE)</sub> Rail)                      | 1         | 0          | 1          | 0.90               |
| (*CC(PRIM_CORE) *Can)                                               | 1         | 1          | 0          | 0.95               |
|                                                                     | 1         | 1          | 1          | 1.00               |

#### 9.3.6 Power-Good Output (PG)

The TPS62134x family of devices has a built-in power-good indicator. The PG signal can be used for startup sequencing of multiple rails. The PG pin is an open-drain output that requires a pullup resistor to any voltage below 6 V. The device has a fixed power-good threshold of 760 mV (rising edge) and 720 mV (falling edge). The PG rising edge has a delay time of 140  $\mu$ s (typical) and a falling edge has a delay time of 20  $\mu$ s (typical). The PG pin can sink 2-mA of current and maintain the specified logic low level. Table 2 lists the PG logic status in different operation conditions. The PG pin can be left floating if not used.

In LPM, the PG signal is latched as high impedance. When the device exits LPM, the PG has a 500-µs blanking time to ensure that the output voltage returns to the nominal value.

**Table 2. Power Good Logic** 

|                      |                                                                   | PG LOGIC | STATUS |
|----------------------|-------------------------------------------------------------------|----------|--------|
|                      | HIGH<br>IMPEDANCE                                                 | LOW      |        |
| Fachla               | EN = high, $\overline{\text{LPM}}$ = high, $V_O > 760 \text{ mV}$ | √        |        |
| Enable               | $EN = high, \overline{LPM} = high, V_O < 720 \text{ mV}$          |          | √      |
| LPM                  | EN = high, $\overline{\text{LPM}}$ = low                          | √        |        |
| LPM, TPS62134B/D     | EN = high, $\overline{LPM}$ = Low, $V_O < 0.3 \text{ V}$          |          | √      |
| Shutdown             | EN = Low                                                          |          | √      |
| Thermal shutdown     |                                                                   |          | √      |
| UVLO                 | 0.5 V < V <sub>(AVIN)</sub> < V <sub>(UVLO)</sub>                 |          | √      |
| Power supply removal | V <sub>(AVIN)</sub> < 0.5 V                                       | √        |        |

Copyright © 2015, Texas Instruments Incorporated

#### 9.3.7 Single-Ended Remote Sense (FBS)

The devices allow a single-ended remote sense by connecting the FBS pin at the load. This function overcomes the parasitic resistance of the PCB traces and achieves an improved output-voltage regulation at the load. Avoid any noise coupled into the FBS trace. Use a solid ground plane to connect the ground return of the load with the AGND and PGND pins of the device. Connect the AGND and PGND pins directly to exposed thermal pad of the device. Figure 3 shows an example.



Figure 3. Remote Sense Connection

#### 9.3.8 Thermal Shutdown

The junction temperature  $(T_J)$  of the device is monitored by an internal temperature sensor. If  $T_J$  exceeds 160°C (typical), the device goes into thermal shutdown. Both the high-side and low-side power MOSFETs are turned off. When  $T_J$  decreases below the hysteresis of 20°C, the converter resumes normal operation, beginning with a soft start.

#### 9.4 Device Functional Modes

#### 9.4.1 PWM Operation and Power Save Mode

The device operates with pulse width modulation (PWM) in medium and heavy load with a fixed on-time circuitry  $(t_{on})$ . Use Equation 2 to calculate the on-time in steady-state operation.

$$t_{on} = 1 \,\mu s \times \frac{V_O}{V_I} \tag{2}$$

The typical PWM switching frequency is 1 MHz. The frequency variation in PWM is controlled and depends on  $V_I$ ,  $V_O$ , and the inductance. The switching frequency decreases with the input voltage to improve the efficiency in small duty-cycle applications.

To maintain high efficiency at light loads, the device enters PSM at the boundary to discontinuous conduction mode (DCM). In PSM, the switching frequency decreases linearly with the load current maintaining high efficiency. Use Equation 3 to calculate the switching frequency in PSM mode.

$$f_{\text{S(PSM)}} = \frac{2 \times I_{\text{O}}}{t_{\text{on}}^2 \times \frac{V_{\text{I}}}{V_{\text{O}}} \times \frac{V_{\text{I}} - V_{\text{O}}}{L}}$$
(3)

See Figure 11 for the switching frequency variation over load and input voltage.



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The TPS62134x family of devices are synchronous step-down converters based on the DCS-Control™ topology. The following section discusses the design of the external components to complete the power-supply design for power rails in the Intel Skylake platform.

## 10.2 Typical Application



Figure 4. TPS62134A Typical Application

#### 10.2.1 Design Requirements

The design guideline provides component selection to operate the device within the values listed in the *Recommend Operating Conditions* section. Meanwhile, the design meets the time and slew rate requirements of the Intel Skylake platform for  $V_{CC(IO)}$ ,  $V_{CC(PRIM\_CORE)}$ ,  $V_{CC(EDRAM)}$ , and  $V_{CC(EOPIO)}$  rails. Table 3 lists the components used for the curves in the *Application Curves* section.

| REFERENCE | DESCRIPTION                                  | MANUFACTURER |
|-----------|----------------------------------------------|--------------|
| TPS62134x | High efficiency step down converter          | TI           |
| L1        | Inductor, 1 µH, XFL4020-102ME                | Coilcraft    |
| C1        | Ceramic capacitor, 22 µF, GRM21BR61E226ME44L | Murata       |
| C2        | Ceramic capacitor, 47 µF, GRM21BR60J476ME15L | Murata       |
| C3        | Ceramic capactor, 470 pF, GRM188R71H471KA01D | Murata       |
| R3        | Resistor, 499 kΩ                             | Standard     |

**Table 3. List of Components** 

## 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Output Filter Selection

The first step of the design procedure is the selection of the output-filter components. The combinations listed in Table 4 are used to simplify the output filter component selection.

Copyright © 2015, Texas Instruments Incorporated

(4)



Table 4. Recommended LC Output Filter Combinations<sup>(1)</sup>

| INDUCTOR |       | OUTPUT CAPACITOR |        |        |        |  |  |  |  |  |  |  |
|----------|-------|------------------|--------|--------|--------|--|--|--|--|--|--|--|
| INDUCTOR | 22 μF | 47 μF            | 100 μF | 200 μF | 400 μF |  |  |  |  |  |  |  |
| 0.47 µH  |       |                  |        |        |        |  |  |  |  |  |  |  |
| 1 μH     |       | √(2)             | √      | √      |        |  |  |  |  |  |  |  |
| 2.2 µH   |       |                  |        |        |        |  |  |  |  |  |  |  |

- (1) The values in the table are nominal values, including device tolerances.
- (2) This LC combination is the standard value and recommended for most applications.

#### 10.2.2.2 Inductor Selection

The inductor selection is affected by several effects such as inductor-ripple current, output-ripple voltage, PWM-to-PSM transition point, and efficiency. In addition, the selected inductor must be rated for appropriate saturation current and DC resistance (DCR). Use Equation 4 to calculate the maximum inductor current under static load conditions.

$$\begin{split} I_{(L)} max &= I_{O} max + \frac{\Delta I_{(L)} max}{2} \\ \Delta I_{(L)} max &= \frac{V_{O}}{I_{min} \times f_{S}} \times \left(1 - \frac{V_{O}}{V_{I}}\right) \end{split}$$

where

- I<sub>(1)</sub>max is the maximum inductor current
- ΔI<sub>(L)</sub>max is the maximum peak-to-peak inductor ripple current
- L<sub>min</sub> is the minimum effective inductor value
- f<sub>S</sub> is the actual PWM switching frequency

Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current. A margin of approximately 20% is recommended to be added. The inductor value also determines the load current at which power save mode is entered:

$$I_{O(PSM)} = \frac{\Delta I_{(L)}}{2} \tag{5}$$

Table 5 lists inductors that are recommended to use with the TPS62134x device.

**Table 5. List of Inductors** 

| TYPE          | INDUCTANCE (µH) | CURRENT (A) | DIMENSIONS (L × B × H, mm) | MANUFACTURER |
|---------------|-----------------|-------------|----------------------------|--------------|
| XFL4020-102ME | 1 µH            | 4.7         | 4 × 4 × 2                  | Coilcraft    |
| DFE252012F    | 1 μH            | 5.0         | 2.5 × 2 × 1.2              | Toko         |
| DFE201612E    | 1 µH            | 4.1         | 2 × 1.6 × 1.2              | Toko         |
| PISB25201T    | 1 µH            | 3.9         | 2.5 × 2 × 1                | Cyntec       |
| PIME031B      | 1 µH            | 5.4         | 3.1 × 3.4 × 1.2            | Cyntec       |

#### 10.2.2.3 Output Capacitor

The recommended value for the output capacitor is 47  $\mu$ F. The architecture of the TPS62134x family of devices allows the use of tiny ceramic output capacitors which have low equivalent series resistance (ESR). These capacitors provide low output-voltage ripple and are recommended. Using an X7R or X5R dielectric is recommended to maintain low resistance up to high frequencies and to achieve narrow capacitance variation with temperature. Using a higher value can have some advantages such as smaller voltage ripple and a tighter DC output accuracy in PWM. See *Optimizing the TPS62130/40/50/60/70 Output Filter*, SLVA463 for additional information.

Note that in power save mode, the output voltage ripple depends on the output capacitance, ESR, and peak inductor current. Using ceramic capacitors provides small ESR and low ripple.



## 10.2.2.4 Input Capacitor

For most applications, using a capacitor with a value of 22 µF is a recommended. Larger values further reduce input-current ripple. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. A ceramic capacitor which has low ESR is recommended for best filtering and should be placed between the PVIN and PGND pins and as close as possible to those pins.

#### 10.2.2.5 Soft-Start Capacitor

A capacitor connected between the SS pin and the AGND pin allows a user programmable startup slope of the output voltage. A constant current source supports 2.5  $\mu$ A to charge the external capacitance. Use Equation 6 to calculate the capacitor value required for a given soft-start time.

$$C_{(SS)} = t_{(SS)} \times \frac{2.5 \ \mu A}{V_O}$$

where

- C<sub>(SS)</sub> is the capacitance (F) required at the SS pin
- t<sub>(SS)</sub> is the desired soft-start time (s)

Leave the SS pin floating for fastest startup.

## 10.2.3 Application Curves

 $T_A = 25$ °C and  $V_I = 7.2$  V, unless otherwise noted.



(6)





8.0 0.6 Output Voltage Accuracy (%) 0.4 0.2 0 -0.2 -0.4  $T_A = -40^{\circ}C$  $T_A = 25^{\circ}C$ -0.6  $T_A = 85^{\circ}C$ -0.8 15 11 17 3 Input Voltage (V)  $I_O = 1 A$  $V_0 = 0.95 V$ 

Figure 9. TPS62134A Load Regulation







Figure 11. TPS62134A Switching Frequency

Figure 12. TPS62134A Output Ripple





Figure 14. TPS62134A Startup and Shutdown







## 11 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 3 V and 17 V. Use Equation 7 to calculate the average input current of the TPS62134x device.

$$I_1 = \frac{1}{\eta} \times \frac{V_O \times I_O}{V_I} \tag{7}$$

Ensure that the input power supply has a sufficient current rating for the application.



## 12 Layout

## 12.1 Layout Guidelines

- TI recommends to place all components as close as possible to the device. Ensure that the input capacitor placement is as close as possible to the PVIN and PGND pins of the device.
- The VOS pin is noise sensitive and must be routed short and directly to the output of the output capacitor. This routing minimizes switch node jitter and ensures reliability.
- The direct common-ground connection of the AGND and PGND pins to the exposed thermal pad and the system ground (ground plane) is mandatory. To enhance heat dissipation of the device, the exposed thermal pad should be connected to bottom or internal layer ground planes using vias.
- Use wide and short traces for the main current paths to reduce the parasitic inductance and resistance.
- The capacitor on the SS pin should be placed close to the device and connected directly to those pins and the AGND pin.
- The inductor should be placed close to the SW pins, keeping this area small.
- Finally, the ground of the output capacitor should be located close to the PGND pins of the device.
- See Figure 18 for an example of component placement, routing, and thermal design.

## 12.2 Layout Example



Figure 18. TPS62134x Layout Example





#### 12.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

The following lists three basic approaches for enhancing thermal performance:

- Improving the power dissipation capability of the PCB design
- · Improving the thermal coupling of the component to the PCB by soldering the exposed thermal pad
- Introducing airflow in the system

For more details on how to use the thermal parameters, see the application notes, *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* (SZZA017), and *Semiconductor and IC Package Thermal Metrics* (SPRA953).

Copyright © 2015, Texas Instruments Incorporated



## 13 Device and Documentation Support

## 13.1 Device Support

## 13.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 13.2 Documentation Support

#### 13.2.1 Related Documentation

- Optimizing the TPS62130/40/50/60/70 Output Filter, SLVA463
- Semiconductor and IC Package Thermal Metrics, SPRA953
- Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs, SZZA017

#### 13.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 6. Related Links

| PARTS     | PRODUCT FOLDER | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|---------------------|------------------|---------------------|
| TPS62134A | Click here     | Click here          | Click here       | Click here          |
| TPS62134B | Click here     | Click here          | Click here       | Click here          |
| TPS62134C | Click here     | Click here          | Click here       | Click here          |
| TPS62134D | Click here     | Click here          | Click here       | Click here          |

#### 13.4 Trademarks

DCS-Control, the DCS-Control are trademarks of Texas Instruments.

Skylake, Ultrabooks are trademarks of Intel.

All other trademarks are the property of their respective owners.

## 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





13-Mar-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS62134ARGTR    | ACTIVE | QFN          | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134A           | Samples |
| TPS62134ARGTT    | ACTIVE | QFN          | RGT     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134A           | Samples |
| TPS62134BRGTR    | ACTIVE | QFN          | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134B           | Samples |
| TPS62134BRGTT    | ACTIVE | QFN          | RGT     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134B           | Samples |
| TPS62134CRGTR    | ACTIVE | QFN          | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134C           | Samples |
| TPS62134CRGTT    | ACTIVE | QFN          | RGT     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134C           | Samples |
| TPS62134DRGTR    | ACTIVE | QFN          | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134D           | Samples |
| TPS62134DRGTT    | ACTIVE | QFN          | RGT     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 134D           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

13-Mar-2015

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 10-Mar-2015

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62134ARGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134ARGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134BRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134BRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134CRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134CRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134DRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134DRGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134DRGTT | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS62134DRGTT | QFN             | RGT                | 16 | 250  | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 10-Mar-2015



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62134ARGTR | QFN          | RGT             | 16   | 3000 | 552.0       | 367.0      | 36.0        |
| TPS62134ARGTT | QFN          | RGT             | 16   | 250  | 552.0       | 185.0      | 36.0        |
| TPS62134BRGTR | QFN          | RGT             | 16   | 3000 | 552.0       | 367.0      | 36.0        |
| TPS62134BRGTT | QFN          | RGT             | 16   | 250  | 552.0       | 185.0      | 36.0        |
| TPS62134CRGTR | QFN          | RGT             | 16   | 3000 | 552.0       | 367.0      | 36.0        |
| TPS62134CRGTT | QFN          | RGT             | 16   | 250  | 552.0       | 185.0      | 36.0        |
| TPS62134DRGTR | QFN          | RGT             | 16   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS62134DRGTR | QFN          | RGT             | 16   | 3000 | 552.0       | 367.0      | 36.0        |
| TPS62134DRGTT | QFN          | RGT             | 16   | 250  | 552.0       | 185.0      | 36.0        |
| TPS62134DRGTT | QFN          | RGT             | 16   | 250  | 338.0       | 355.0      | 50.0        |

# RGT (S-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- This drawing is subject to change without notice.
- Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGT (S-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206349-10/W 10/14

NOTE: All linear dimensions are in millimeters



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity