# **CertusPro-NX Family** # **Data Sheet** #### **Disclaimers** Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUNDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice. #### **Inclusive Language** This document was created consistent with Lattice Semiconductor's inclusive language policy. In some cases, the language in underlying tools and other items may not yet have been updated. Please refer to Lattice's inclusive language FAQ 6878 for a cross reference of terms. Note in some cases such as register names and state names it has been necessary to continue to utilize older terminology for compatibility. # **Contents** | Contents . | | 3 | |------------|--------------------------------------------------------|----| | Acronyms | in This Document | 12 | | l. Desci | ription | 14 | | 1.1. | Features | 15 | | 2. Archi | itecture | 18 | | 2.1. | Overview | 18 | | 2.2. | PFU Blocks | 21 | | 2.2.1 | . Slice | 21 | | 2.2.2 | . Modes of Operation | 24 | | 2.3. | Routing | 25 | | 2.4. | Clocking Structure | 25 | | 2.4.1 | . Global PLL | 25 | | 2.4.2 | . Clock Distribution Network | 26 | | 2.4.3 | . Primary Clocks | 27 | | 2.4.4 | Edge Clock | 28 | | 2.4.5 | . Clock Dividers | 28 | | 2.4.6 | Clock Center Multiplexer Blocks | 29 | | 2.4.7 | . Dynamic Clock Select | 29 | | 2.4.8 | Dynamic Clock Control | 30 | | 2.4.9 | . DDRDLL | 30 | | 2.5. | SGMII TX/RX | 32 | | 2.6. | sysMEM Memory | 33 | | 2.6.1 | | | | 2.6.2 | . Bus Size Matching | 33 | | 2.6.3 | . RAM Initialization and ROM Operation | 34 | | 2.6.4 | . Memory Cascading | 34 | | 2.6.5 | Single, Dual, and Pseudo-Dual Port Modes | 34 | | 2.6.6 | . Memory Output Reset | 34 | | 2.7. | Large RAM | 34 | | 2.8. | sysDSP | 35 | | 2.8.1 | . sysDSP Approach Compared to General DSP | 35 | | 2.8.2 | . sysDSP Architecture Features | 35 | | 2.9. | Programmable I/O (PIO) | 38 | | 2.10. | Programmable I/O Cell (PIC) | 38 | | 2.10. | 1. Input Register Block | 39 | | 2.10. | 2. Output Register Block | 40 | | 2.11. | Tri-state Register Block | 42 | | 2.12. | DDR Memory Support | 43 | | 2.12. | 1. DQS Grouping for DDR Memory | 43 | | 2.12. | 2. DLL Calibrated DQS Delay and Control Block (DQSBUF) | 44 | | 2.13. | sysI/O Buffer | 46 | | 2.13. | 1. Supported sysI/O Standards | 46 | | 2.13. | 2. sysl/O Banking Scheme | 47 | | 2.13. | 3. sysl/O Buffer Configurations | 49 | | 2.13. | 4. MIPI D-PHY Support | 49 | | 2.14. | Analog Interface ADC | 49 | | 2.14. | 1. Analog to Digital Converters | 49 | | 2.14. | 2. Continuous Time Comparators | 50 | | 2.14. | 3. Internal Junction Temperature Monitoring Diode | 50 | | 2.15. | IEEE 1149.1-Compliant Boundary Scan Testability | 50 | | 2.16. | Device Configuration | 50 | | 2.16. | 1. Enhanced Configuration Options | 51 | | | | | | | | Single Event Upset (SEU) Handling | | |----|--------|------------------------------------------------------------|-----| | | | On-chip Oscillator | | | | | User I <sup>2</sup> C IP | | | | | Pin Migration | | | | | SERDES and Physical Coding Sublayer | | | | 2.21.1 | | | | | 2.21.2 | | | | | 2.21.3 | - P P | | | | 2.21.4 | | | | | | Cryptographic Engine TraceID | | | 3. | | nd Switching Characteristics for Commercial and Industrial | | | ٥. | | Absolute Maximum Ratings | | | | | Recommended Operating Conditions | | | | | Power Supply Ramp Rates | | | | | Power up Sequence | | | | | On-chip Programmable Termination | | | | | Hot Socketing Specifications | | | | | ESD Performance | | | | | DC Electrical Characteristics | | | | | Supply Currents | | | | | sysI/O Recommended Operating Conditions | | | | | sysI/O Single-Ended DC Electrical Characteristics | | | | | sysI/O Differential DC Electrical Characteristics | | | | 3.12.2 | | | | | 3.12.2 | | | | | 3.12.3 | 3. SubLVDS (Input Only) | 70 | | | 3.12.4 | | | | | 3.12.5 | | | | | 3.12.6 | | | | | 3.12.7 | · ' ' | | | | 3.12.8 | , , , , , , , , , , , , , , , , , , , , | | | | 3.12.9 | , , , | | | | 3.12.2 | \ 1 / | | | | 3.12.1 | | | | | | Maximum sysI/O Buffer Speed | | | | | Typical Building Block Function Performance | | | | | Derating Timing Tables | | | | | External Switching Characteristics | | | | | sysCLOCK PLL Timing (V <sub>CC</sub> = 1.0 V) | | | | - | Internal Oscillators Characteristics | | | | | Analog-Digital Converter (ADC) Block Characteristics | | | | | Comparator Block Characteristics | | | | | Digital Temperature Readout Characteristics | | | | | SERDES High-Speed Data Transmitter | | | | | SERDES High-Speed Data Receiver | | | | | Input Data Jitter Tolerance | | | | | SERDES External Reference Clock | | | | | PCI Express Electrical and Timing Characteristics | | | | 3.27.2 | | | | | 3.27.2 | | | | | 3.27.3 | | | | | 3.28. | SGMII Characteristics | 100 | | | | | | | 3.28 | | SGMII Specifications | | |---------|---------|---------------------------------------------------------|-----| | 3.29. | sysC | CONFIG Port Timing Specifications | 101 | | 3.30. | JTA | G Port Timing Specifications | 108 | | 3.31. | Swit | ching Test Conditions | 109 | | 4. DC a | | vitching Characteristics for Automotive | | | 4.1. | Abs | olute Maximum Ratings | 110 | | 4.2. | Rec | ommended Operating Conditions | 110 | | 4.3. | Pow | er Supply Ramp Rates | 111 | | 4.4. | Pow | ver up Sequence | 112 | | 4.5. | On- | chip Programmable Termination | 112 | | 4.6. | Hot | Socketing Specifications | 113 | | 4.7. | ESD | Performance | 113 | | 4.8. | DC I | Electrical Characteristics | 113 | | 4.9. | Sup | ply Currents | 115 | | 4.10. | sysl | /O Recommended Operating Conditions | 115 | | 4.11. | sysl | /O Single-Ended DC Electrical Characteristics | 117 | | 4.12. | sysl | O Differential DC Electrical Characteristics | 119 | | 4.12 | 2.1. | LVDS | 119 | | 4.12 | 2.2. | LVDS25E (Output Only) | 119 | | 4.12 | 2.3. | SubLVDS (Input Only) | 120 | | 4.12 | 2.4. | SubLVDSE/SubLVDSEH (Output Only) | 120 | | 4.12 | 2.5. | SLVS | 121 | | 4.12 | 2.6. | Soft MIPI D-PHY | 122 | | 4.12 | 2.7. | Differential HSTL15D (As Output) | 125 | | 4.12 | 2.8. | Differential SSTL135D, SSTL15D (As Output) | 125 | | 4.12 | 2.9. | Differential HSUL12D (As Output) | 125 | | 4.12 | 2.10. | Differential LVSTLD (As Output) | | | 4.12 | 2.11. | Differential LVCMOS25D, LVCMOS33D, LVTTL33D (As Output) | 125 | | 4.13. | | rimum sysI/O Buffer Speed | | | 4.14. | Турі | ical Building Block Function Performance | 128 | | 4.15. | | ating Timing Tables | | | 4.16. | Exte | ernal Switching Characteristics | 129 | | 4.17. | • | CLOCK PLL Timing (V <sub>CC</sub> = 1.0 V) | | | 4.18. | Inte | rnal Oscillators Characteristics | 139 | | 4.19. | Use | r I <sup>2</sup> C Characteristics | 139 | | 4.20. | Ana | log-Digital Converter (ADC) Block Characteristics | 139 | | 4.21. | Con | nparator Block Characteristics | 140 | | 4.22. | Digi | tal Temperature Readout Characteristics | 140 | | 4.23. | | DES High-Speed Data Transmitter | | | 4.24. | SER | DES High-Speed Data Receiver | 142 | | 4.25. | Inpu | ıt Data Jitter Tolerance | 143 | | 4.26. | SER | DES External Reference Clock | 144 | | 4.27. | PCI | Express Electrical and Timing Characteristics | 145 | | 4.27 | 7.1. | PCIe (2.5 Gbps) | | | 4.27 | 7.2. | PCIe (5 Gbps) | 147 | | 4.28. | SGN | /III Characteristics | 148 | | 4.28 | 3.1. | SGMII Specifications | 148 | | 4.29. | sysC | CONFIG Port Timing Specifications | 149 | | 4.30. | JTA | G Port Timing Specifications | 156 | | 4.31. | Swit | ching Test Conditions | 157 | | 5. Pinc | out Inf | ormation | 158 | | 5.1. | Sign | al Descriptions | 158 | | 5.2. | Pin | Information Summary | 163 | | 6. Ord | ering I | Information | 167 | | 6.1. | Part Number Description | 167 | |------------|-----------------------------------|-----| | 6.2. | Ordering Part Numbers | 168 | | | L. Commercial | | | 6.2.2 | 2. Commercial ("01A" Die Version) | 169 | | 6.2.3 | 3. Industrial | 169 | | 6.2.4 | I. Industrial ("01A" Die Version) | 170 | | 6.2.5 | 5. Automotive | 170 | | Reference | es | 171 | | Technical | Support Assistance | 172 | | Revision F | History | 173 | # **Figures** | Figure 2.1. Simplified Block Diagram, LFCPNX-50 Device (Top Level) | 19 | |------------------------------------------------------------------------------|-----| | Figure 2.2. Simplified Block Diagram, LFCPNX-100 Device (Top Level) | 20 | | Figure 2.3. PFU Diagram | | | Figure 2.4. Slice Diagram | 22 | | Figure 2.5. Slice Configuration for LUT4 and LUT5 | 23 | | Figure 2.6. General Purpose PLL Diagram | 26 | | Figure 2.7. Clocking Network | 27 | | Figure 2.8. Edge Clock Sources per Bank | 28 | | Figure 2.9. DCS_CMUX Block Diagram | 29 | | Figure 2.10. DCS Waveforms | 30 | | Figure 2.11. DLLDEL Function Diagram | 31 | | Figure 2.12. CertusPro-NX DDRDLL Architecture | | | Figure 2.13. SGMII CDR IP | 32 | | Figure 2.14. Memory Core Reset | 34 | | Figure 2.15. Comparison of General DSP and CertusPro-NX Approaches | 35 | | Figure 2.16. CertusPro-NX DSP Functional Block Diagram | | | Figure 2.17. A Group of Two High Performance Programmable I/O Cells | 38 | | Figure 2.18. Wide Range Programmable I/O Cells | 39 | | Figure 2.19. Input Register Block for PIO on Top, Left, and Right Sides | 40 | | Figure 2.20. Input Register Block for PIO on Bottom Side | 40 | | Figure 2.21. Output Register Block on Top, Left, and Right Sides | 41 | | Figure 2.22. Output Register Block on Bottom Side | 41 | | Figure 2.23. Tri-state Register Block on Top, Left, and Right Sides | 42 | | Figure 2.24. Tri-state Register Block on Bottom Side | 42 | | Figure 2.25. DQS Grouping on the Bottom Edge | 43 | | Figure 2.26. DQS Control and Delay Block (DQSBUF) | 44 | | Figure 2.27. sysI/O Banking | 47 | | Figure 2.28. SERDES/PCS Overall Structure | 53 | | Figure 2.29. Single-channel Block Diagram for SERDES Block | 55 | | Figure 2.30. Simplified Channel Block Diagram for MPCS Block | 56 | | Figure 2.31. Simplified Channel Block Diagram for MPCS 8b10b Sub-Block | 56 | | Figure 2.32. Simplified Channel Block Diagram for MPCS 64b66b Sub-Block | | | Figure 2.33. Simplified Channel Block Diagram for MPCS SERDES-only Sub-Block | | | Figure 2.34. PCIe Core | 58 | | Figure 2.35. PCIe Soft IP Wrapper | | | Figure 2.36. Cryptographic Engine Block Diagram | 59 | | Figure 3.1. On-chip Termination | 62 | | Figure 3.2. LVDS25E Output Termination Example | | | Figure 3.3. SubLVDS Input Interface | | | Figure 3.4. SubLVDS Output Interface | | | Figure 3.5. SLVS Interface | | | Figure 3.6. MIPI Interface | | | Figure 3.7. Receiver RX.CLK.Centered Waveforms | | | Figure 3.8. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms | | | Figure 3.9. Transmit TX.CLK.Centered and DDR Memory Output Waveforms | | | Figure 3.10. Transmit TX.CLK.Aligned Waveforms | | | Figure 3.11. DDRX71 Video Timing Waveforms | | | Figure 3.12. Receiver DDRX71_RX Waveforms | | | Figure 3.13. Transmitter DDRX71_TX Waveforms | | | Figure 3.14. Configuration Error Notification (1) | | | Figure 3.15. Master SPI POR/REFRESH Timing | | | Figure 3.16. Slave SPI/I <sup>2</sup> C/I3C POR/REFRESH Timing | 104 | | Figure 3.17. Master SPI PROGRAMN Timing | 104 | |----------------------------------------------------------------------|-----| | Figure 3.18. Slave SPI/I <sup>2</sup> C/I3C PROGRAMN Timing | 105 | | Figure 3.19. Master SPI Configuration Timing | 105 | | Figure 3.20. Slave SPI Configuration Timing | 106 | | Figure 3.21. I <sup>2</sup> C/I3C Configuration Timing | 106 | | Figure 3.22. Master SPI Wake-Up Timing | 107 | | Figure 3.23. Slave SPI/I <sup>2</sup> C/I3C Wake-Up Timing | 107 | | Figure 3.24. JTAG Port Timing Waveforms | 108 | | Figure 3.25. Output Test Load, LVTTL and LVCMOS Standards | 109 | | Figure 4.1. On-chip Termination | 112 | | Figure 4.2. LVDS25E Output Termination Example | 120 | | Figure 4.3. SubLVDS Input Interface | 120 | | Figure 4.4. SubLVDS Output Interface | 121 | | Figure 4.5. SLVS Interface | 122 | | Figure 4.6. MIPI Interface | 123 | | Figure 4.7. Receiver RX.CLK.Centered Waveforms | 135 | | Figure 4.8. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms | 135 | | Figure 4.9. Transmit TX.CLK.Centered and DDR Memory Output Waveforms | 135 | | Figure 4.10. Transmit TX.CLK.Aligned Waveforms | 136 | | Figure 4.11. DDRX71 Video Timing Waveforms | 136 | | Figure 4.12. Receiver DDRX71_RX Waveforms | | | Figure 4.13. Transmitter DDRX71_TX Waveforms | 137 | | Figure 4.14. Configuration Error Notification (2) | 151 | | Figure 4.15. Master SPI POR/REFRESH Timing | 151 | | Figure 4.16. Slave SPI/I <sup>2</sup> C/I3C POR/REFRESH Timing | 152 | | Figure 4.17. Master SPI PROGRAMN Timing | 152 | | Figure 4.18. Slave SPI/I <sup>2</sup> C/I3C PROGRAMN Timing | 153 | | Figure 4.19. Master SPI Configuration Timing | 153 | | Figure 4.20. Slave SPI Configuration Timing | 154 | | Figure 4.21. I <sup>2</sup> C/I3C Configuration Timing | 154 | | Figure 4.22. Master SPI Wake-Up Timing | 155 | | Figure 4.23. Slave SPI/I <sup>2</sup> C/I3C Wake-Up Timing | 155 | | Figure 4.24. JTAG Port Timing Waveforms | 156 | | Figure 4.25. Output Test Load, LVTTL and LVCMOS Standards | 157 | | Figure 6.1. Top Marking Diagram | 168 | ## **Tables** | Table 1.1. CertusPro-NX Family Selection Guide | 17 | |-----------------------------------------------------------------------------------------------------------------|----| | Table 2.1. Resources and Modes Available per Slice | | | Table 2.2. Slice Signal Descriptions <sup>1</sup> | | | Table 2.3. Number of Slices Required to Implement Distributed RAM <sup>1</sup> | | | Table 2.4. sysMEM Block Configurations | | | Table 2.5. Maximum Number of Elements in a sysDSP Block | | | Table 2.6. Input Block Port Description | | | Table 2.7. Output Block Port Description | | | Table 2.8. Tri-state Block Port Description | | | Table 2.9. DQSBUF Port List Description | | | Table 2.10. Single-Ended I/O Standards | | | Table 2.11. Differential I/O Standards | | | Table 2.12. Single-Ended I/O Standards Support on Various Sides | | | Table 2.13. Differential I/O Standards Supported on Various Sides | | | Table 2.14. CertusPro-NX SERDES Standard Support | | | Table 2.15. Number of SERDES/PCS Channel per CertusPro-NX Device | | | Table 3.1. Absolute Maximum Ratings | | | Table 3.2. Recommended Operating Conditions <sup>1, 2, 3</sup> | | | Table 3.3. Power Supply Ramp Rates | | | Table 3.4. Power-On Reset <sup>1</sup> | | | Table 3.5. On-Chip Termination Options for Input Modes | | | Table 3.6. Hot Socketing Specifications for GPIO | | | Table 3.7. DC Electrical Characteristics – Wide Range (Over Recommended Operating Conditions) | | | Table 3.8. DC Electrical Characteristics – High Speed (Over Recommended Operating Conditions) <sup>1</sup> | | | Table 3.9. Capacitors – Wide Range (Over Recommended Operating Conditions) | | | Table 3.10. Capacitors – High Performance (Over Recommended Operating Conditions) | | | Table 3.11. Single Ended Input Hysteresis – Wide Range (Over Recommended Operating Conditions) | | | Table 3.12. Single Ended Input Hysteresis – High Performance (Over Recommended Operating Conditions) | | | Table 3.13. sysI/O Recommended Operating Conditions | | | Table 3.14. sysI/O DC Electrical Characteristics – Wide Range I/O (Over Recommended Operating Conditions) | | | Table 3.15. sysI/O DC Electrical Characteristics – High Performance I/O (Over Recommended Operating Conditions) | | | Table 3.16. I/O Resistance Characteristics (Over Recommended Operating Conditions) | | | Table 3.17. V <sub>IN</sub> Maximum Overshoot/Undershoot Allowance – Wide Range <sup>1, 2</sup> | | | Table 3.18. V <sub>IN</sub> Maximum Overshoot/Undershoot Allowance – High Performance <sup>1, 2</sup> | | | Table 3.19. LVDS DC Electrical Characteristics (Over Recommended Operating Conditions) <sup>1</sup> | | | Table 3.20. LVDS25E DC Conditions | | | Table 3.21. SubLVDS Input DC Electrical Characteristics (Over Recommended Operating Conditions) | 70 | | Table 3.22. SubLVDS Output DC Electrical Characteristics (Over Recommended Operating Conditions) | | | Table 3.23. SLVS Input DC Characteristics (Over Recommended Operating Conditions) | | | Table 3.24. SLVS Output DC Characteristics (Over Recommended Operating Conditions) | | | Table 3.25. Soft D-PHY Input Timing and Levels | | | Table 3.26. Soft D-PHY Output Timing and Levels | 74 | | Table 3.27. Soft D-PHY Clock Signal Specification | 75 | | Table 3.28. Soft D-PHY Data-Clock Timing Specifications | | | Table 3.29. Maximum I/O Buffer Speed <sup>1, 2, 3, 4, 7</sup> | | | Table 3.30. Pin-to-Pin Performance <sup>1</sup> | 78 | | Table 3.31. Register-to-Register Performance <sup>1, 3, 4</sup> | 78 | | Table 3.32. External Switching Characteristics (Vcc = 1.0 V) | | | Table 3.33. sysCLOCK PLL Timing (V <sub>CC</sub> = 1.0 V) | | | Table 3.34. Internal Oscillators (Vcc = 1.0 V) | 89 | | Table 3.35. User I <sup>2</sup> C Specifications (V <sub>CC</sub> = 1.0 V) | 89 | | Table 3.36. ADC Specifications <sup>1</sup> | 89 | | Table 3.37. Comparator Specifications | 90 | |-----------------------------------------------------------------------------------------------------------------|-----| | Table 3.38. DTR Specifications <sup>1, 2</sup> | 91 | | Table 3.39. Serial Output Timing and Levels | 91 | | Table 3.40. Channel Output Jitter | 92 | | Table 3.41. Serial Input Data Specifications | 93 | | Table 3.42. Receiver Total Jitter Tolerance Specification <sup>1</sup> | 93 | | Table 3.43. External Reference Clock Specification for SDQx_REFCLKP/N <sup>1</sup> | 95 | | Table 3.44. External Reference Clock Specification for SD_EXTx_REFCLKP/N <sup>1</sup> | 95 | | Table 3.45. PCIe (2.5 Gbps) | 96 | | Table 3.46. PCIe (5 Gbps) | 97 | | Table 3.47. PCIe (8 Gbps) | 99 | | Table 3.48. SGMII | | | Table 3.49. sysCONFIG Port Timing Specifications | | | Table 3.50. JTAG Port Timing Specifications | | | Table 3.51. Test Fixture Required Components, Non-Terminated Interfaces <sup>1</sup> | | | Table 4.1. Absolute Maximum Ratings | | | Table 4.2. Recommended Operating Conditions <sup>1, 2, 3</sup> | | | Table 4.3. Power Supply Ramp Rates | | | Table 4.4. Power-On Reset <sup>1</sup> | | | Table 4.5. On-Chip Termination Options for Input Modes | | | Table 4.6. Hot Socketing Specifications for GPIO | | | Table 4.7. DC Electrical Characteristics – Wide Range (Over Recommended Operating Conditions) | | | Table 4.8. DC Electrical Characteristics – High Speed (Over Recommended Operating Conditions) | | | Table 4.9. Capacitors – Wide Range (Over Recommended Operating Conditions) | | | Table 4.10. Capacitors – High Performance (Over Recommended Operating Conditions) | | | Table 4.11. Single Ended Input Hysteresis – Wide Range (Over Recommended Operating Conditions) | | | Table 4.12. Single Ended Input Hysteresis – High Performance (Over Recommended Operating Conditions) | | | Table 4.13. sysl/O Recommended Operating Conditions | | | Table 4.14. sysl/O DC Electrical Characteristics – Wide Range I/O (Over Recommended Operating Conditions) | | | Table 4.15. sysl/O DC Electrical Characteristics – High Performance I/O (Over Recommended Operating Conditions) | | | Table 4.16. I/O Resistance Characteristics (Over Recommended Operating Conditions) | | | Table 4.17. V <sub>IN</sub> Maximum Overshoot/Undershoot Allowance – Wide Range <sup>1, 2</sup> | | | Table 4.18. V <sub>IN</sub> Maximum Overshoot/Undershoot Allowance – High Performance <sup>1, 2</sup> | | | Table 4.19. LVDS DC Electrical Characteristics (Over Recommended Operating Conditions) <sup>1</sup> | | | Table 4.20. LVDS25E DC Conditions | | | Table 4.21. SubLVDS Input DC Electrical Characteristics (Over Recommended Operating Conditions) | | | Table 4.22. SubLVDS Output DC Electrical Characteristics (Over Recommended Operating Conditions) | | | Table 4.23. SLVS Input DC Characteristics (Over Recommended Operating Conditions) | | | Table 4.24. SLVS Output DC Characteristics (Over Recommended Operating Conditions) | | | Table 4.25. Soft D-PHY Input Timing and Levels | | | Table 4.26. Soft D-PHY Output Timing and Levels | | | Table 4.27. Soft D-PHY Clock Signal Specification | | | Table 4.28. Soft D-PHY Data-Clock Timing Specifications | | | Table 4.29. Maximum I/O Buffer Speed <sup>1, 2, 3, 4, 7</sup> | | | Table 4.30. Pin-to-Pin Performance <sup>1</sup> | | | Table 4.31. Register-to-Register Performance <sup>1, 3, 4</sup> | | | Table 4.32. External Switching Characteristics (Vcc = 1.0 V) | | | Table 4.33. sysCLOCK PLL Timing (V <sub>CC</sub> = 1.0 V) | | | Table 4.34. Internal Oscillators (V <sub>CC</sub> = 1.0 V) | | | Table 4.35. User $I^2C$ Specifications ( $V_{CC} = 1.0 \text{ V}$ ) | | | Table 4.37. Compositor Specifications | | | Table 4.37. Comparator Specifications | | | Table 4.39. Serial Output Timing and Levels | | | table 4.53. Setial Output Tilling and Levels | 141 | | Table 4.40. Channel Output Jitter | 141 | |---------------------------------------------------------------------------------------|-----| | Table 4.41. Serial Input Data Specifications | 142 | | Table 4.42. Receiver Total Jitter Tolerance Specification <sup>1</sup> | 143 | | Table 4.43. External Reference Clock Specification for SDQx_REFCLKP/N1 | 144 | | Table 4.44. External Reference Clock Specification for SD_EXTx_REFCLKP/N <sup>1</sup> | 144 | | Table 4.45. PCIe (2.5 Gbps) | 145 | | Table 4.46. PCIe (5 Gbps) | | | Table 4.47. SGMII | | | Table 4.48. sysCONFIG Port Timing Specifications | | | Table 4.49. JTAG Port Timing Specifications | 156 | | Table 4.50. Test Fixture Required Components, Non-Terminated Interfaces <sup>1</sup> | 157 | | Table 5.1. Signal Description | 158 | | Table 5.2. Pin Information Summary | 163 | | Table 6.1. Commercial Part Numbers | | | Table 6.2. Commercial Part Numbers - 01A Die Version | | | Table 6.3. Industrial Part Numbers | | | Table 6.4. Industrial Part Numbers - 01A Die Version | 170 | | Table 6.5. Automotive Part Numbers | 170 | # **Acronyms in This Document** A list of acronyms used in this document. | Acronym | sed in this document. Definition | |------------------|-----------------------------------------------------| | ADC | Analog to Digital Convertor | | AES | Advanced Encryption Standard | | ALU | Arithmetic Logic Unit | | BGA | Ball Grid Array | | CDR | Clock and Data Recovery | | CMUX | Center MUX | | CRC | Cycle Redundancy Code | | CSI | Camera Serial Interface | | DCC | Dynamic Clock Control | | DCS | Dynamic Clock Select | | DDR | Double Data Rate | | DLL | Delay Locked Loop | | DQS | DQ Strobe | | DRAM | Dynamic RAM | | DSI | Display Serial Interface | | DSP | Digital Signal Processing | | EBR | Embedded Block RAM | | ECC | Error Correction Coding | | ECDSA | Elliptic Curve Digital Signature Algorithm | | ECLK | Edge Clock | | ECLKDIV | Edge Clock Divider | | eDP/DP | Embedded DisplayPort/DisplayPort | | FD-SOI | Fully Depleted Silicon on Insulator | | FFT | Fast Fourier Transform | | FIFO | First In First Out | | FIR | Finite Impulse Response | | GPIO | General Purpose I/O | | GPLL | Global Phase Locked Loop | | HFOSC | High Frequency Oscillator | | HMAC | Hash-based Message Authentication Code | | НР | High Performance | | HS | High Speed | | I <sup>2</sup> C | Inter-Integrated Circuit | | I3C | Improved Inter-Integrated Circuit | | IP | Intellectual Property | | LC | Logic Cell | | LOL | Loss Of Lock | | LFOSC | Low Frequency Oscillator | | LMMI | Lattice Memory Mapped Interface | | LP | Low Power | | LSB | Least Significant Bit | | LPDDR | Low Power Double Data Rate | | LRAM | Large Random Access Memory | | LVCMOS | Low-Voltage Complementary Metal Oxide Semiconductor | | LVDS | Low-Voltage Differential Signaling | | | , , , , , , , , , , , , , , , , , , , , | | Acronym | Definition | | |---------|-----------------------------------------------|--| | LVPECL | Low Voltage Positive Emitter Coupled Logic | | | LVTTL | Low Voltage Transistor-Transistor Logic | | | LUT | Look Up Table | | | MAC | Multiply and Accumulate | | | MPCS | Multi-Protocol PCS | | | MSPS | Million Samples Per Second | | | MUX | Multiplexer | | | OSC | Oscillator | | | PCI | Peripheral Component Interconnect | | | PCS | Physical Coding Sublayer | | | PCLK | Primary Clock | | | PCLKDIV | Primary Clock Divider | | | PDPR | Pseudo Dual Port RAM | | | PFU | Programmable Functional Unit | | | PIC | Programmable I/O Cell | | | PLL | Phase Locked Loop | | | POR | Power On Reset | | | PTAT | Proportional To Absolute Temperature | | | RAM | Random-access Memory | | | ROM | Read Only Memory | | | RST | Reset | | | SAR | Successive Approximation Register | | | SCI | SerDes Client Interface | | | SCL | Serial Clock | | | SDA | Serial Data | | | SDR | Single Data Rate | | | SEC | Soft Error Correction | | | SED | Soft Error Detection | | | SER | Soft Error Rate | | | SEU | Single Event Upset | | | SGMII | Serial Gigabit Media Independent Interface | | | SHA | Secure Hash Algorithm | | | SLVS | Scalable Low-Voltage Signaling | | | SLVS-EC | Scalable Low-Voltage Signaling Embedded Clock | | | SPI | Serial Peripheral Interface | | | SSPI | Slave Serial Peripheral Interface | | | SPR | Single Port RAM | | | SRAM | Static Random-Access Memory | | | TAP | Test Access Port | | | TDM | Time Division Multiplexing | | | Tx | Transmitter | | | TLP | Transaction Layer Packet | | | UCFG | User Configuration Space Register Interface | | | Rx | Receiver | | | WR | Wide Range | | ## 1. Description The CertusPro™-NX family of low-power general purpose FPGAs featuring 10G SerDes, LPDDR4 memory interface support and up to 100k logic cells can be used in a wide range of applications across multiple markets. It is built on the Lattice Nexus FPGA platform, using low-power 28 nm FD-SOI technology. It combines the extreme flexibility of an FPGA with the low power and high reliability (due to extremely low SER) of FD-SOI technology, and offers small footprint package options as well as 0.8 mm and 1.0 mm ball-pitch package options. CertusPro-NX supports a variety of interfaces including PCI Express® (Gen1, Gen2, and Gen3), Ethernet (up to 10G), SLVS-EC, CoaXPress, eDP/DP, LVDS, Generic 8b10b, LVCMOS (0.9–3.3 V), and more. Processing features of CertusPro-NX include up to 100k logic cells, 156 multipliers ( $18 \times 18$ ), 7.3 Mb of embedded memory (consisting of EBR and LRAM blocks), distributed memory and DRAM interfaces (supporting DDR3, DDR3L, LPDDR2, and LPDDR4 up to 1066 Mbps $\times$ 64bit data width). CertusPro-NX FPGAs support fast configuration of the reconfigurable SRAM-based logic fabric, ultra-fast configuration of its programmable sysI/O™ and the TransFR™ field upgrade feature. Design security features, such as AES-256 encryption and ECDSA authentication, are also supported. In addition to the high reliability inherent to FD-SOI technology (due to its extremely low SER), active reliability features such as built-in frame-based Soft Error Detection (SED)/Soft Error Correction (SEC) (for SRAM-based logic fabric), and ECC (for EBR and LRAM) are also supported in CertusPro-NX devices. Dual 1 MSPS 12-bit Analog to Digital Convertors (ADCs) are available on-chip for system monitoring functions. The Lattice Radiant™ design software allows large complex user designs to be efficiently implemented in CertusPro-NX FPGA family. Synthesis library support for CertusPro-NX devices is available for popular logic synthesis tools. Radiant tools use the synthesis tool output along with constraints from its floor planning tools to place and route the user design in CertusPro-NX device. The tools extract timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered Intellectual Property (IP) modules for CertusPro-NX family. By using these configurable soft IP cores as standardized blocks, you are free to concentrate on the unique aspects of user design, increasing productivity. ## 1.1. Features - Available in Commercial, Industrial, and Automotive temperature grades - Programmable architecture - 50k to 100k logic cells - 96 to 156 multipliers (18 × 18) in sysDSP™ blocks - 3.8 to 7.3 Mb of embedded memory (including EBR and LRAM) - 170 to 299 programmable sysI/O (High Performance and Wide Range I/O) - Programmable sysI/O designed to support wide variety of interfaces - High Performance (HP) I/O supported on bottom I/O banks - Supports up to 1.8 V V<sub>CCIO</sub> - Mixed voltage support (1.0 V, 1.2 V, 1.5 V, and 1.8 V) - High-speed differential up to 1.5 Gbps - Supports LVDS, Soft D-PHY Transmitter (Tx)/Receiver (Rx), LVDS 7:1 Tx/Rx, SLVS Tx/Rx, subLVDS Rx - Supports SGMII (Gb Ethernet): - Two channels (Tx/Rx) at 1.25 Gbps - Dedicated DDR3/DDR3L and LPDDR2/LPDDR4 memory support with DQS logic, up to 1066 Mbps data rate and ×64bit data width - Wide Range (WR) I/O supported on left, right, and top I/O Banks - Supports up to 3.3 V Vccio - Mixed voltage support: 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V - Programmable slew rate: slow, medium, and fast - Controlled impedance mode - Emulated LVDS support - Hot Socketing Support - Embedded SerDes - From 625 Mbps up to 10.3125 Gbps per channel, with up to 8 channels - Multiple Protocol PCS support - PCle hard IP supports: - Gen1, Gen2, and Gen3 - Endpoint - Multi-function up to four functions - Up to four lanes - Ethernet - 10GBASE-R at 10.3125 Gbps - SGMII at 1.25 Gbps - XAUI at 3.125 Gbps per lane - SLVS-EC at 1.25 Gbps, 2.5 Gbps and 5 Gbps - DP/eDP at 1.62 Gbps (RBR), 2.7 Gbps (HBR), 5.4 Gbps (HBR2) and 8.1 Gbps (HBR3) - CoaXPress at 1.25 Gbps, 2.5 Gbps, 3.125 Gbps, 5 Gbps and 6.25 Gbps - Generic 8b10b at multiple data rates - SerDes-only mode allows direct 8-bit or 10-bit interface to FPGA logic - Power modes Low Power mode and High Performance modes - User selectable - Low Power mode for power saving and/or thermal challenges - High Performance mode for faster processing - Small footprint package options - 9 mm × 9 mm to 27 mm × 27 mm package size - Two channels of Clock Data Recovery (CDR) up to 1.25 Gbps to support SGMII on HP I/O - CDR for Rx - 8b/10b decoding - Independent Loss of Lock (LOL) detector for each CDR block - sysCLOCK™ analog PLLs - Three in 50k LC, and four in 100k LC - Six outputs per PLL - Fractional N - Programmable and dynamic phase control - Support spread spectrum clocking - sysDSP enhanced DSP blocks - Hardened pre-adder - Dynamic shift for AI/ML support - Four 18 × 18, eight 9 × 9, two 18 × 36, or 36 × 36 multipliers - Advanced 18 × 36, two 18 × 18, or four 8 × 8 MAC per sysDSP blocks - Flexible memory resources - Up to 3.7 Mb sysMEM™ Embedded Block RAM (EBR) available - Programmable width - Error Correction Coding (ECC)\* - First In First Out (FIFO) - 344 kbits to 639 kbits distributed RAM - Large RAM Blocks - 0.5 Mbits per block - Up to seven (3.5 Mbit total) per device - Internal bus interface support - APB control bus - AHB-Lite for data bus - AXI4-streaming - Configuration Fast, Secure - SPI ×1, ×2, ×4 up to 150 MHz - Master and Slave SPI support - JTAG - I<sup>2</sup>C and I3C - Ultrafast I/O configuration for instant-on support (using Early I/O Release feature) - Less than 30 ms full device configuration for LFCPNX-100 device - Cryptographic engine - Bitstream encryption using AES-256 - Bitstream authentication using ECDSA - Hashing algorithms SHA, HMAC - True Random Number Generator - AES 128/256 Encryption - Single Event Upset (SEU) Mitigation Support - Extremely low Soft Error Rate (SER) due to FD-SOI technology - Soft Error Detect Embedded hard macro - Soft Error Correction Transparent to user design operation - Soft Error Injection Emulate SEU event to debug system error handling - Dual ADC 1 MSPS, 12-bit Successive Approximation Register (SAR), with Simultaneous Sampling\* - Three Continuous-time Comparators - System-level support - IEEE 1149.1 and IEEE 1532 compliant - Reveal Logic Analyzer - On-chip oscillator for device initialization and general use - 1.0 V core power supply - \*Available in Commercial/Industrial –8 and –9 speed grades and Automotive –7 and –8 speed grades. Table 1.1. CertusPro-NX Family Selection Guide | Device | LFCPNX-50 | LFCPNX-100 | |---------------------------------------------|---------------------------------|--------------------------------------------| | Logic Cells <sup>1</sup> | 52k | 96k | | Embedded Memory (EBR) Blocks (18 kb) | 96 | 208 | | Embedded Memory (EBR) Bits (kb) | 1,728 | 3,744 | | Distributed RAM Bits (kb) | 344 | 639 | | Large Memory (LRAM) Blocks (512 kb) | 4 | 7 | | Large Memory (LRAM) Bits (kb) | 2,048 | 3,584 | | 18 X 18 Multipliers | 96 | 156 | | ADC Blocks <sup>3</sup> | 2 | 2 | | 450 MHz High Frequency Oscillator | 1 | 1 | | 32 kHz Low Power Oscillator | 1 | 1 | | GPLL | 3 | 4 | | PCIe Gen3 hard IP | 1 | 14 | | SerDes (Quad/Channels) | 1/4 | 2/8² | | Packages (Size, Ball Pitch) | Total I/O (Wide Range, High Pe | rformance, ADC <sup>6</sup> )/SerDes Lanes | | ASG256 (9 mm × 9 mm, 0.5 mm) | 165 (75, 84, 6)/4 | 165 (75, 84, 6)/4 | | CBG256 (14 mm × 14 mm, 0.8 mm) | 165 (75, 84, 6)/4 | 165 (75, 84, 6)/4 | | BBG484 (19 mm × 19 mm, 0.8 mm) <sup>7</sup> | 269 (167, 96, 6)/4 | 305 (167, 132, 6)/8 | | BFG484 (23 mm × 23 mm, 1.0 mm) <sup>8</sup> | 269 (167, 96, 6)/4 <sup>5</sup> | 305 (167, 132, 6)/45 | | LFG672 (27 mm × 27 mm, 1.0 mm) | _ | 305 (167, 132, 6)/85 | #### Notes: - 1. Logic Cells = LUTs $\times$ 1.2 effectiveness. - 2. Some packages only with one Quad and four channels. - 3. Available in Commercial/Industrial –8 and –9 speed grades and Automotive –7 and –8 speed grades. - 4. For LFCPNX-100, PCIe Link Layer of Hard IP is only applicable to QUAD0. - 5. Only available in Commercial and Industrial temperature grades. - 6. Each ADC pin count reflects using dedicated complement pair and V<sub>Ref</sub>. - 7. BBG package can support SerDes standards with data rate up to 6.25 Gbps. - 8. BFG package can support SerDes standards with data rate up to 5.5 Gbps. ## 2. Architecture ## 2.1. Overview Each CertusPro-NX device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM Embedded Block RAM (EBR) and rows of sysDSP Digital Signal Processing blocks, as shown in Figure 2.1 and Figure 2.2. For example, the LFCPNX-100 devices have three rows of DSP blocks and contain four rows of sysMEM EBR blocks. In addition, LFCPNX-100 devices include seven large SRAM blocks. The sysMEM EBR blocks are large, dedicated 18 kbits fast memory blocks and have built-in ECC and FIFO support. Each sysMEM block can be configured to a single, pseudo dual or true dual port memory in a variety of depths and widths as RAM or ROM. Each DSP block supports a variety of multiplier and adder configurations with one 108-bit or two 54-bit accumulators supported, which are the building blocks for complex signal processing capabilities. Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the CertusPro-NX devices are arranged in eight banks allowing the implementation of a wide variety of I/O standards. The Wide Range (WR) I/O banks that are located on the top, left and right sides of the device provide flexible ranges of general purpose I/O configurations up to 3.3 V V<sub>CCIO</sub>. The banks located on the bottom side of the device are dedicated to High Performance (HP) interfaces such as LVDS, MIPI, DDR3, LPDDR2, and LPDDR4 supporting up to 1.8 V V<sub>CCIO</sub>. The Programmable Functional Unit (PFU) contains the building blocks for logic, arithmetic, RAM, and ROM functions. The PFU block is optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. The registers in the PFU and sysI/O blocks in CertusPro-NX devices can be configured to be SET or RESET. After power up and device configuration, it enters into user mode with these registers SET/RESET according to the user design, allowing the device to power up in a known state for predictable system function. The CertusPro-NX FPGAs feature up to 8 embedded 10 Gbps SerDes channels. Each SerDes channel contains independent 8b/10b encoding/decoding, polarity adjust and elastic buffer logic. Each group of four SerDes channels, along with its Physical Coding Sublayer (PCS) block, creates a Quad. The functionality of the SerDes/PCS Quads can be controlled by SRAM cell settings during device configuration or by registers that are addressable during device operation. The registers in every Quad can be programmed via the Lattice Memory Mapped Interface (LMMI). These Quads (up to two) are located at the top of the device. The FPGA also includes one hard PCIe link layer IP block which supports PCIe Gen1, Gen2, and Gen3. In addition, CertusPro-NX devices provide various system level functional and interface hard IP such as I<sup>2</sup>C, SGMII/CDR, and ADC blocks. CertusPro-NX devices also provide security features to help protect user designs and deliver more robust reliability by offering the enhanced frame-based SED/SEC functions. Other blocks provided include PLLs, DLLs, and configuration functions. The PLL and DLL blocks are located at the corners of each device. CertusPro-NX devices also include LMMI, which is a Lattice standard interface for simple read and write operations to control the internal IP. Every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detection (SED) capability. The CertusPro-NX devices use 1.0 V as their core voltage. Figure 2.1. Simplified Block Diagram, LFCPNX-50 Device (Top Level) Figure 2.2. Simplified Block Diagram, LFCPNX-100 Device (Top Level) #### 2.2. PFU Blocks The core of the CertusPro-NX device consists of PFU blocks. Each PFU block consists of four interconnected slices numbered 0–3, as shown in Figure 2.3. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. The PFU block can be used to perform Logic, Arithmetic, Distributed RAM or ROM functions. Table 2.1 shows the functions each slice can perform in either Distributed SRAM or non-Distributed SRAM modes. Figure 2.3. PFU Diagram ### 2.2.1. Slice Each slice contains two LUT4s feeding two registers. In Distributed SRAM mode, Slice 0 and Slice 1 are configured as distributed memory and Slice 2 is not available as it is used to support Slice 0 and Slice 1, while Slice 3 is available as Logic or ROM. Table 2.1 shows the capability of the slices along with the operation modes they can enable. In addition, each Slice contains logic that allows the LUTs to be combined to perform a LUT5 function. There is control logic to perform set/reset functions (programmable as synchronous/asynchronous), clock select, chip-select, and wider RAM/ROM functions. | <b>Table 2.1.</b> | Resources | and Modes | Available | per Slice | |-------------------|-----------|-----------|-----------|-----------| |-------------------|-----------|-----------|-----------|-----------| | Clica | PFU (Used as Distributed SRAM) | | PFU (Not used as Distributed SRAM) | | |---------|--------------------------------|--------------------|------------------------------------|--------------------| | Slice | Resources | Modes | Resources | Modes | | Slice 0 | 2 LUT4s and 2 Registers | RAM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | Slice 1 | 2 LUT4s and 2 Registers | RAM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | Slice 2 | 2 LUT4s and 2 Registers | RAM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | Figure 2.4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive or negative edge clocking. Each slice has 17 input signals: 16 signals from routing and one from the carry-chain (from the adjacent slice or PFU). Three of them are used for FF control and shared between two slices (0/1 or 2/3). There are five outputs: four to routing and one to carry-chain (to the adjacent PFU). Signals associated with all the slices can be found in Figure 2.4 and Table 2.2. Figure 2.5 shows the slice signals that support a LUT5 or two LUT4 functions. F0 can be configured to have a LUT4 or LUT5 output, while F1 can be configured as a LUT4 output only. Figure 2.4. Slice Diagram Figure 2.5. Slice Configuration for LUT4 and LUT5 Table 2.2. Slice Signal Descriptions<sup>1</sup> | Function | Туре | Signal Names | Description | |----------|------------------|----------------|---------------------------------------| | Input | Data signal | A0, B0, C0, D0 | Inputs to LUT4. | | Input | Data signal | A1, B1, C1, D1 | Inputs to LUT4. | | Input | Data signal | M0, M1 | Direct input to FF from fabric. | | Input | Control signal | SEL | LUT5 mux control input. | | Input | Data signal | DI0, DI1 | Inputs to FF from LUT4 F0/F1 outputs. | | Input | Control signal | CE | Clock Enable. | | Input | Control signal | LSR | Local Set/Reset. | | Input | Control signal | CLKIN | System Clock. | | Input | Inter-PFU signal | FCI | Fast Carry-in. | | Output | Data signals | F0 | LUT4/LUT5 output signal. | | Output | Data signals | F1 | LUT4 output signal. | | Output | Data signals | Q0, Q1 | Register outputs. | | Output | Inter-PFU signal | FCO | Fast carry chain output. | #### Note: 1. See Figure 2.4 for connection details. ### 2.2.2. Modes of Operation Slices 0-2 have up to four potential modes of operation: Logic, Ripple, RAM, and ROM. Slice 3 is not needed for the RAM mode. It can be used in Logic, Ripple, or ROM mode. #### Logic Mode In Logic mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, an LUT5 can be constructed within one slice. ### **Ripple Mode** The Ripple mode supports the efficient implementation of small arithmetic functions. In the Ripple mode, the following functions can be implemented by each slice: - Addition 2-bit - Subtraction 2-bit - Add/Subtract 2-bit using dynamic control - Up counter 2-bit - Down counter 2-bit - Up/Down counter with asynchronous clear 2-bit using dynamic control - Up/Down counter with preload (sync) 2-bit using dynamic control - Comparator functions of A and B inputs 2-bit - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B - Up/Down counter with A greater-than-or-equal-to B comparator 2-bit using dynamic control - Up/Down counter with A less-than-or-equal-to B comparator 2-bit using dynamic control - Multiplier support Ai×Bj+1 + Ai+1×Bj in one logic cell with two logic cells per slice - Serial divider 2-bit mantissa, shift 1 bit/cycle - Serial multiplier 2-bit, shift 1 bit/cycle or 2 bits/cycle The Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode), two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating Slices. #### **RAM Mode** In the RAM mode, a $16 \times 4$ -bit distributed single or pseudo dual port RAM can be constructed in one PFU using each LUT block in Slice 0 and Slice 1 as a $16 \times 2$ -bit memory in each slice. Slice 2 is used to provide memory address and control signals. The CertusPro-NX devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different sized memories. Where appropriate, the software constructs these using distributed memory primitives that represent the capabilities of the PFU. Table 2.3 lists the number of slices required to implement different distributed RAM primitives. For more information about using RAM in CertusPro-NX devices, refer to Memory Usage Guide for Nexus Platform (FPGA-TN-02094). Table 2.3. Number of Slices Required to Implement Distributed RAM<sup>1</sup> | | SPR 16 × 4 | PDPR 16 × 4 | |------------------|------------|-------------| | Number of slices | 3 | 3 | #### Note: 1. SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM #### **ROM Mode** The ROM mode uses the LUT logic; hence, Slice 0 through Slice 3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information, refer to Memory Usage Guide for Nexus Platform (FPGA-TN-02094). ## 2.3. Routing There are many resources provided in the CertusPro-NX devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers, and metal interconnect (routing) segments. The CertusPro-NX family has an enhanced routing architecture that produces a compact design. Lattice Radiant software tool takes the output of the synthesis tool and places and routes the design. ## 2.4. Clocking Structure The CertusPro-NX clocking structure consists of clock synthesis blocks (sysCLOCK PLLs), balanced clock tree networks (PCLK and ECLK) and efficient clock logic modules: Clock Dividers (PCLKDIV) and ECLKDIV), Dynamic Clock Select (DCS), Dynamic Clock Control (DCC), and DDRDLLs. Each of these functions is described as follows. #### 2.4.1. Global PLL The Global PLLs (GPLL) provide the ability to synthesize clock frequencies. The devices in the CertusPro-NX family support three to four full-featured general purpose GPLLs. The architecture of the GPLL is shown in Figure 2.6. A description of the GPLL functionality follows. - 1. REFCLK is the reference frequency input to the PLL. The REFCLK source can come from external CLK inputs or from internal routing. The CLKI input feeds into the input Clock Divider block. - 2. CLKFB is the feedback signal to the GPLL, which can come from a path internal to the PLL or from FPGA routing. The feedback divider is used to multiply the reference frequency and thus synthesize a higher or lower frequency clock output. - 3. The PLL has six clock outputs, CLKOP, CLKOS, CLKOS2, CLKOS3, CLKOS4, and CLKOS5. Each output has its own output divider, thus allowing the GPLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. Each GPLL output can be used to drive the primary clock. Each bottom side GPLL output can be used to drive the edge clock networks. - 4. The setup and hold times of the device can be improved by programming a phase shift into the output clocks which advances or delays the output clock with reference to the un-shifted output clock. This phase shift can be either programmed during the configuration or can be adjusted dynamically using the DIRSEL, DIR, DYNROTATE, and LOADREG ports. - 5. The LOCK signal is asserted when the GPLL determines it has achieved lock and de-asserted if a loss of lock is detected. The LOCK signal is asynchronous to the PLL clock outputs. Figure 2.6. General Purpose PLL Diagram For more details on the PLL, refer to the sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). #### 2.4.2. Clock Distribution Network There are two main clock distribution networks for any member of the CertusPro-NX product family, namely Primary Clock (PCLK) and Edge Clock (ECLK). These clock networks can be driven from many different sources, such as Clock Pins, PLL outputs, DLLDEL outputs, Clock Divider outputs, SerDes/PCS clocks, and user logic. There are Clock Divider blocks, ECLKDIV and PCLKDIV, to provide a slower clock from these clock sources. CertusPro-NX family supports glitchless Dynamic Clock Control (DCC) for the PCLK Clock to save dynamic power. There are also Dynamic Clock Selection logic to allow a glitchless selection between two clocks for the PCLK network (DCS). An overview of the Clocking network for the CertusPro-NX device is shown in Figure 2.7. The Upper Right PLL in Figure 2.7 is only for LFCPNX-100 Logic Cell devices. Figure 2.7. Clocking Network ## 2.4.3. Primary Clocks The CertusPro-NX device family provides low-skew, high fan-out clock distribution to all synchronous elements in the FPGA fabric through the Primary Clock Network. The CertusPro-NX PCLK clock network is a balanced clock structure which is designed to minimize the clock skew across all destinations in the FPGA core. The primary clock network is divided into four clock domains. Each of these domains has 16 clocks that can be distributed to the fabric in the domain. The Lattice Radiant software can automatically route each clock to one of the domains up to a maximum of 16 clocks per domain. The user can change how the clocks are routed by specifying a preference in the Lattice Radiant software to locate the clock to a specific domain. The CertusPro-NX device provides the user with a maximum of 64 unique clock input sources that can be routed to the primary Clock network. Primary clock sources are: - Dedicated clock input pins - PLL outputs - PCLKDIV, ECLKDIV outputs - Internal FPGA fabric entries (with minimum general routing) - SGMII-CDR, SerDes/PCS clocks - OSC clock These sources routed to each of the four clock switches are called Mid Mux. They are LMID, RMID, TMID, and BMID. The outputs of the Mid MUX are routed to the center of the FPGA where additional clock switches (DCS MUX) are used to route the primary clock sources to primary clock distribution to the CertusPro-NX fabric. These routing multiplexers are shown in Figure 2.7. Potentially there are 64 unique clock domains that can be used in the CertusPro-NX device. For more information about the primary clock tree and connections, refer to sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). ### 2.4.4. Edge Clock CertusPro-NX FPGAs have a number of high-speed edge clocks that are intended for use with the PIO in the implementation of high-speed interfaces. There are four ECLK networks per bank I/O on the bottom side of the device. The Edge clock network is powered by a separate power domain (to reduce power noise injection from the core and reduce overall noise induced jitter) while controlled by the same logic that gates the FPGA core and PCLK domains for power management. Each Edge Clock can be sourced from the following: - Dedicated PIO Clock input pins (PCLK) - DLLDEL output (PIO Clock delayed by 90°) - Bottom PLL outputs (CLKOP, CLKOS, CLKOS2, CLKOS3, CLKOS4, and CLKOS5) - Internal Nodes Figure 2.8 illustrates various ECLK sources. Bank 3 is an ECLK source example. Bank 4 and Bank 5 are similar. Figure 2.8. Edge Clock Sources per Bank The edge clocks have low injection delay and low skew. They are typically used for DDR Memory or Generic DDR interfaces. For detailed information on Edge Clock connections, refer to sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). #### 2.4.5. Clock Dividers CertusPro-NX FPGAs have two distinct types of clock divider, Primary and Edge. There are two (2) Primary Clock Dividers (PCLKDIV) which are located in the DCS\_CMUX block(s) and at the center of the device. There are 12 ECLKDIV dividers per device, which are located near the bottom high-speed I/O banks. PCLKDIV supports $\div 2$ , $\div 4$ , $\div 8$ , $\div 16$ , $\div 32$ , $\div 64$ , $\div 128$ , and $\div 1$ (bypass) operation. As shown in Figure 2.9, the PCLKDIV is fed from a DCSMUX within the DCS\_CMUX block. The clock divider output drives one input of the Dynamic Clock Select (DCS) within the DCS\_CMUX block. The Reset (RST) control signal is asynchronous and forces all outputs to low. The divider output starts at the next cycle after the reset is synchronously released. ECLKDIV, as shown in Figure 2.8, is intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a $\div 2$ , $\div 3.5$ , $\div 4$ , or $\div 5$ mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal. The ECLKDIV can be fed from selected PLL outputs, external primary clock pins (with or without DLLDEL Delay) or from routing. The clock divider outputs feed into the Bottom Mid-mux (BMID). The Reset (RST) control signal is asynchronous and forces all outputs to low. The divider output starts at the next cycle after the reset is synchronously released. For further information on clock dividers, refer to sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). ## 2.4.6. Clock Center Multiplexer Blocks All clock sources are selected and combined for primary clock routing through the Dynamic Clock Selector Center Multiplexer logic (DCS\_CMUX). There is one DCS\_CMUX block per device. The DCS\_CMUX block contains four DCSMUX blocks, two PCLKDIV, two DCS blocks, and four CMUX blocks. See Figure 2.9 for a representative DCS\_CMUX block diagram. The heart of the DCS\_CMUX is the Center Multiplexer (CMUX) block. It can accept up to 64 feed clock sources, Mid-muxes RMID, LMID, TMID, BMID, and DCC to drive up to 16 primary clock trunk lines. There are two Dynamic Clock Select (DCS) blocks in the DCS\_CMUX. For each DCS block, there can be up to two clock inputs. Only one of the two clock inputs can be driven by the Primary Clock Divider (PCLKDIV). For more information about the DCS\_CMUX, refer to sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). Figure 2.9. DCS CMUX Block Diagram ## 2.4.7. Dynamic Clock Select The Dynamic Clock Select (DCS) is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources. Depending on the operational modes, DCS switches between two independent input clock sources either with or without any glitches. This is achieved regardless of when the selected signal is toggled. Both input clocks must be running to achieve a functioning glitchless DCS output clock, but running clocks are not required when being used as a normal non-glitchless clock multiplexer. Two DCS blocks per device feed all clock domains. The DCS blocks are located in the DCS\_CMUX block. The inputs to the DCS blocks come from MIDMUX outputs and user logic clocks via DCC elements. The DCS elements are located at the center of the PLC array core. The output of the DCS is connected to the inputs of Primary Clock Center MUXs (CMUX). Figure 2.10 shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information about the DCS, refer to sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). Figure 2.10. DCS Waveforms ## 2.4.8. Dynamic Clock Control The Dynamic Clock Control (DCC), Domain Clock enable/disable feature allows internal logic control of the domain primary clock network. When a clock network is disabled, the clock signal is static and does not toggle. All the logic fed by that clock also does not toggle, reducing the overall power consumption of the device. The disable function is glitchless, and does not increase the clock latency to the primary clock network. Four additional DCC elements control the clock inputs from the CertusPro-NX domain logic to the Center MUX elements (DSC\_CMUX). This DCC controls the clock sources from the Primary CLOCK MIDMUX before they are fed to the Primary Center MUXs that drive the domain clock network. For more information about the DCC, refer to sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). ## 2.4.9. **DDRDLL** CertusPro-NX has two identical DDRDLL blocks located in the lower left and the lower right corners of the device. Each DDRDLL, the master DLL block, can generate a 9-bit phase shift value corresponding to a 90-degree phase shift of the reference clock input, and provide this value to every DQS block and DLLDEL slave delay element. The reference clock can be from either PLL or an input pin. The DQSBUF uses this value to control the delay of the DQS inputs from a DDR memory interface to achieve a 90-degree shift in order to clock DQ inputs at the center of the data eye. The code is also sent to another slave DLL, DLLDEL, which takes a primary clock input and generates a 90-degree shift clock output to drive the clocking structure. This is useful to interface edge-aligned Generic DDR, where 90-degree clocking needs to be created. Not all primary clock inputs have associated DLLDEL control. Figure 2.11 shows DDRDLL connectivity to a DLLDEL block. The connectivity to DQSBUF blocks is similar. Figure 2.11. DLLDEL Function Diagram Each DDRDLL can generate a delay value based on the reference clock frequency. The slave DLLs (DQSBUF and DLLDEL) use the value (code) to either create phase shifted inputs from the DDR memory or create a 90-degree shifted clock. Figure 2.12 shows the connections between the DDRDLL and the slave DLLs. Figure 2.12. CertusPro-NX DDRDLL Architecture ## 2.5. SGMII TX/RX The CertusPro-NX device utilizes different components/resources for the transmit and receive paths of SGMII. For the SGMII transmit path, Generic DDR I/O with X5 gearing are used. For more information, refer to GDDRX5\_TX.ECLK.Aligned interface on the CertusPro-NX High-Speed I/O Interface (FPGA-TN-02244). For the SGMII receive path, one of the two available hardened CDR (Clock and Data Recovery) Components can be used. There are three main blocks in each CDR: the CDR, deserializer, and FIFO. Each CDR features two loops. The first loop is locked to the reference clock. Once locked, the loop switches to the data path loop where the CDR tracks the data signals to generate the correcting signals that are needed to achieve and maintain phase lock with the data. The data is then passed through a deserializer which deserializes the data to 10-bit parallel data. The 10-bit parallel data is then sent to the FIFO bridge, which allows the CDR to interface with the rest of the FPGA. Figure 2.13 shows a block diagram of the SGMII CDR IP. The two hardened blocks are located at the bottom left of the chip and use the high speed I/O Bank 5 for the differential pair input. It is recommended that the reference clock should be entered through a GPIO that has connection to the PLL on the lower left corner as well. For more information about how to implement the hardened CDR for SGMII solution, refer to the SGMII and Gb Ethernet PCS IP Core (FPGA-IPUG-02077). Figure 2.13. SGMII CDR IP ## 2.6. sysMEM Memory The CertusPro-NX devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 kb RAM with memory core, dedicated input registers, and output registers as well as optional pipeline registers at the outputs. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM, and built in FIFO. In CertusPro-NX device, the unused EBR block is powered down to minimize power consumption. ## 2.6.1. sysMEM Memory Block The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.4. FIFOs can be implemented using the built-in read and write address counters and programmable full, almost full, empty, and almost empty flags. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to Memory Usage Guide for Nexus Platform (FPGA-TN-02094). EBR also provides a built-in ECC engine in Commercial/Industrial –8 and –9 speed grades and Automotive –7 and –8 speed grades. See ordering information for more details. The ECC engine supports a write data width of 32 bits, and it can be cascaded for larger data widths such as ×64. The ECC parity generator creates and stores parity data for each 32-bit word written. When a read operation is performed, it compares the data with its associated parity data and reports back if any Single Event Upset (SEU) event has disturbed the data. Any single bit data disturb is automatically corrected at the data output. In addition, two dedicated error flags indicate when a single-bit or two-bit error has occurred. **Table 2.4. sysMEM Block Configurations** | Memory Mode | Configurations | |------------------|----------------| | | 16,384 × 1 | | | 8,192 × 2 | | Single Port | 4,096 × 4 | | Single Fort | 2,048 × 9 | | | 1,024 × 18 | | | 512 × 36 | | | 16,384 × 1 | | | 8,192 × 2 | | True Dual Port | 4,096 × 4 | | | 2,048 × 9 | | | 1,024 × 18 | | Pseudo Dual Port | 16,384 × 1 | | | 8,192 × 2 | | | 4,096 × 4 | | | 2,048 × 9 | | | 1,024 × 18 | | | 512 × 36 | ## 2.6.2. Bus Size Matching All the multi-port memory modes support different widths on each of the ports, except that the ECC mode only supports a write data width of 32 bits. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. ## 2.6.3. RAM Initialization and ROM Operation If desired, the contents of the RAM can be pre-loaded during the device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. ## 2.6.4. Memory Cascading Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. ## 2.6.5. Single, Dual, and Pseudo-Dual Port Modes In all the sysMEM RAM modes, the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output. ## 2.6.6. Memory Output Reset The EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B, respectively. The Global Reset signal, GSRN, can reset both ports. The output data latches and the associated resets for both ports are shown in Figure 2.14. The optional Pipeline Registers at the outputs of both ports are also reset in the same way. Figure 2.14. Memory Core Reset For further information on the sysMEM EBR block, see the list of technical documentation in the References section. ## 2.7. Large RAM The CertusPro-NX device includes additional memory resources in the form of Large Random Access Memory (LRAM) blocks. LRAM is designed to work as Single-Port RAM, Dual-Port RAM, Pseudo Dual-Port RAM, and ROM memories. It is meant to function as additional memory resources beyond what is available in the EBR and PFU. Each individual Large RAM block contains 0.5 Mbit of memory and has a programmable data width of up to 32 bits. Cascading Large RAM blocks allows data widths of up to 64 bits. Additionally, there is the ability to use either Error Correction Coding (ECC) or byte enable. © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. m/k loops ## 2.8. sysDSP The CertusPro-NX family provides an enhanced sysDSP architecture, making it ideally suitable for low-cost, high-performance Digital Signal Processing (DSP) applications. Typical functions used in these applications are Finite Impulse Response (FIR) filters, Fast Fourier Transforms (FFT) functions, Correlators, Reed-Solomon/Turbo/Convolution encoders, and decoders. These complex signal processing functions use similar building blocks, such as multiply-adders and multiply-accumulators. ## 2.8.1. sysDSP Approach Compared to General DSP Conventional general-purpose DSP chips typically contain one to four Multiply and Accumulate (MAC) units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. In the CertusPro-NX device family, many DSP blocks can be used to support different data widths. This allows the user to use high parallel implementations of DSP functions. The user can optimize DSP performance versus area by choosing appropriate levels of parallelism. Figure 2.15 compares the full serial implementation to the mixed parallel and serial implementation. Figure 2.15. Comparison of General DSP and CertusPro-NX Approaches ## 2.8.2. sysDSP Architecture Features The CertusPro-NX sysDSP block contains two sysDSP slices. The sysDSP Slice has been significantly enhanced to provide functions needed for advanced processing applications. These enhancements provide improved flexibility and resource utilization. The CertusPro-NX sysDSP block containing two sysDSP slices supports many functions including: - Symmetry support. The primary target application is wireless. 1D Symmetry is useful for many applications that use FIR filters when their coefficients have symmetry or asymmetry characteristics. The main motivation for using 1D symmetry is cost/size optimization. The expected size reduction is up to 2x. - Odd Mode Filter with Odd number of taps. - Even Mode Filter with Even number of taps. - Two-dimensional (2D) Symmetry Mode Supports 2D filters for mainly video applications. - Dual-multiplier architecture. Lower accumulator overhead to half and the latency to half compared to single multiplier architecture. - Fully cascadable DSP across slices. Support for symmetric, asymmetric, and non-symmetric filters. - Multiply (36 × 36, two 18 × 36, four 18 × 18, or eight 9 × 9). - Multiply Accumulate (supports one $18 \times 36$ multiplier result accumulation, two $18 \times 18$ multiplier result accumulation or four $9 \times 9$ multiplier result accumulation). - Two Multiplies feeding one Accumulate per cycle for increased processing with lower latency (two 18 × 18 Multiplies feed into an accumulator that can accumulate up to 54 bits). - Pipeline registers. - 1D Symmetry support. The coefficients of FIR filters have symmetry or negative symmetry characteristics. - Odd Mode Filter with Odd number of taps. - Even Mode Filter with Even number of taps. - 2D Symmetry support. The coefficients of 2D FIR filters have symmetry or negative symmetry characteristics. - 3 × 3 and 3 × 5 Internal DSP Slice support. - 5 × 5 and larger size 2D blocks Semi-internal DSP Slice support. - Flexible saturation and rounding options to satisfy a diverse set of applications situations. - Flexible cascading DSP blocks. - Minimizes fabric use for common DSP functions. - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only. - Provides matching pipeline registers. - Can be configured to continue cascading from one row of the sysDSP slices to another for longer cascade chains. - RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users. - Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle. For most cases, as shown in Figure 2.16, the CertusPro-NX sysDSP block is backwards-compatible with the LatticeECP3™ sysDSP block, such that, legacy applications can be targeted to CertusPro-NX sysDSP, except for the ALU related function. Figure 2.16 is the diagram of sysDSP block. Note: All registers inside the DSP Block are bypassable via configuration setting. Figure 2.16. CertusPro-NX DSP Functional Block Diagram The CertusPro-NX sysDSP block supports the following four basic elements: - MULT (Multiply) - MAC (Multiply, Accumulate) - MULTADDSUB (Multiply, Addition/Subtraction) - MULTADDSUBSUM (Multiply, Addition/Subtraction, Summation) Table 2.5 shows the capabilities of CertusPro-NX sysDSP block versus the above elements. Table 2.5. Maximum Number of Elements in a sysDSP Block | Width of Multiply | ×9 | ×18 | ×36 | |-------------------|----|-----|-----| | MULT | 8 | 4 | 1 | | MAC | 2 | 2 | - | | MULTADDSUB | 2 | 2 | _ | | MULTADDSUBSUM | 2 | 2 | _ | Some options are available in the four elements. The input register in all the elements can be directly loaded or can be loaded as a shift register from previous operand registers. By selecting *dynamic operation,* the following operations are possible: - In the Add/Sub option, the Accumulator can be switched between addition and subtraction on every cycle. - The loading of operands can switch between parallel and serial operations. For further information, refer to sysDSP Usage Guide for Nexus Platform (FPGA-TN-02096). # 2.9. Programmable I/O (PIO) The programmable logic associated with an I/O is called a Programmable I/O (PIO). Each individual PIO is connected to its respective sysI/O buffers and pads. On all CertusPro-NX devices, two adjacent PIOs can be combined to provide a complementary output driver pair. # 2.10. Programmable I/O Cell (PIC) The programmable I/O cells (PIC) provide I/O function and necessary gearing logic associated with PIO. CertusPro-NX device has two types of PICs: base PICs and gearing PICs. Base PICs contain three blocks: an input register block, an output register block, and a tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic (Figure 2.17 and Figure 2.18). Base PICs cover the top and left/right bank. Gearing PICs contain gearing logic and edge monitor used for locating the center of data window. Gearing PICs cover the bottom banks to support DDR operation. Figure 2.17. A Group of Two High Performance Programmable I/O Cells Figure 2.18. Wide Range Programmable I/O Cells ## 2.10.1. Input Register Block The input register blocks for the PIO on all edges contain the delay elements and the registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition, the input register blocks for the PIO on the bottom edges include the built-in FIFO logic to interface to DDR and LPDDR memory. Table 2.6 lists all the ports for the input register block. **Table 2.6. Input Block Port Description** | Name | Туре | Description | |------------------------------------|--------|-------------------------------------------------------------| | D | Input | High-speed data input. | | Q[1:0]/Q[3:0]/Q[6:0]/Q[7:0]/Q[9:0] | Output | Low speed data to the device core. | | RST | Input | Reset to the output block. | | SCLK | Input | Slow speed system clock. | | ECLK | Input | High-speed edge clock. | | DQS | Input | Clock from DQS Control Block used to clock DDR memory data. | | ALIGNWD | Input | Data alignment signal from device core. | The Input register block on the bottom side includes the gearing logic and the registers to implement IDDRX1, IDDRX2, IDDRX4, IDDRX5 gearing functions. With two PICs sharing the DDR register path, it can also implement the IDDRX71 function used for 7:1 LVDS interfaces. It uses three sets of registers – shift, update, and transfer to implement gearing and the clock domain transfer. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. For more information on gearing function, refer to CertusPro-NX High-Speed I/O Interface (FPGA-TN-02216). ### **Input FIFO** The CertusPro-NX PIO has a dedicated input FIFO per single-ended pin for input data register for DDR Memory interfaces. The FIFO resides before the gearing logic. It transfers data from DQS domain to continuous ECLK domain. On the write side of the FIFO, it is clocked by DQS clock, which is the delayed version of the DQS Strobe signal from DDR memory. On the Read side of FIFO, it is clocked by ECLK. ECLK may be any high-speed clock with identical frequency as DQS, the frequency of the memory chip. Each DQS group has one FIFO control block. It distributes FIFO read/write pointers to every PIC in the same DQS group. DQS grouping and the DQS Control Block are described in DDR Memory Support section. Figure 2.19 shows the input register block for the PIO on the top, left, and right edges. Figure 2.19. Input Register Block for PIO on Top, Left, and Right Sides Figure 2.20 shows the input register block for the PIO located on the bottom edge. <sup>\*</sup>For 7:1 LVDS interface only. It is required to use PIO pair pins (PIOA/B or PIOC/D). Figure 2.20. Input Register Block for PIO on Bottom Side # 2.10.2. Output Register Block The output register block registers signals from the core of the device before they are passed to the sysl/O buffers. CertusPro-NX output data path has programmable registers and output gearing logic. On the bottom side, the output register block can support $1\times$ , $2\times$ , $4\times$ , $5\times$ , and 7:1 gearing enabling high speed DDR and DDR memory interfaces. On the left and right sides, the banks support $1\times$ gearing. The CertusPro-NX output data path diagram is shown in Figure 2.21 © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. and Figure 2.22. The programmable delay cells are also available in the output data path. Table 2.7 lists all the ports for the output register block. For a detailed description of the output register block modes and usage, user can refer to CertusPro-NX High-Speed I/O Interface (FPGA-TN-02216). Figure 2.21. Output Register Block on Top, Left, and Right Sides Figure 2.22. Output Register Block on Bottom Side Table 2.7. Output Block Port Description | Table 2.7. Output block Fort Description | | | | | |------------------------------------------|--------|----------------------------------------------------------------------|--|--| | Name | Туре | Description | | | | Q | Output | High-speed data output. | | | | D | Input | Data from core to output SDR register. | | | | Q[1:0]/Q[3:0]/Q[6:0]/Q[7:0]/Q[9:0] | Input | Low speed data from device core to output DDR register. | | | | RST | Input | Reset to the output block. | | | | SCLK | Input | Slow speed system clock. | | | | ECLK | Input | High-speed edge clock. | | | | DQSW | Input | Clock from DQS Control Block used to generate DDR memory DQS output. | | | | DQSW270 | Input | Clock from DQS Control Block used to generate DDR memory DQ output. | | | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. # 2.11. Tri-state Register Block The tri-state register block registers tristate control signals from the core of the device before they are passed to the sysl/O buffers. The block contains a register for SDR operation. In SDR, the TD input feeds one of the flip-flops that can feed the output. In DDR, operations used mainly for DDR memory interfaces can be implemented on the bottom side of the device. In addition, two inputs feed the tristate registers clocked by both ECLK and SCLK. Table 2.8 lists all the ports for the tristate register block. Figure 2.23 and Figure 2.24 show the Tristate Register Block functions on the device. For a detailed description of the tristate register block modes and usage, user can refer to CertusPro-NX High-Speed I/O Interface (FPGA-TN-02216). Figure 2.23. Tri-state Register Block on Top, Left, and Right Sides Figure 2.24. Tri-state Register Block on Bottom Side **Table 2.8. Tri-state Block Port Description** | able 2.0. It state block for bescription | | | | |------------------------------------------|--------|----------------------------------------------------------------------|--| | Name | Туре | Description | | | TD | Input | Tri-state input to tri-state SDR register. | | | RST | Input | Reset to the tri-state block. | | | T [1:0] | Input | Tri-state input to TSHX2 function. | | | SCLK | Input | Slow speed system clock. | | | ECLK | Input | High-speed edge clock. | | | DQSW | Input | Clock from DQS Control Block used to generate DDR memory DQS output. | | | DQSW270 | Input | Clock from DQS Control Block used to generate DDR memory DQ output. | | | TQ | Output | Output of the Tri-state block. | | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. # 2.12. DDR Memory Support ## 2.12.1. DQS Grouping for DDR Memory Some PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR3/DDR3L, LPDDR2, or LPDDR4 memory interfaces. The support varies by the edge of the device detailed below. PICs in the bottom side have fully functional elements supporting DDR3/DDR3L, LPDDR2, or LPDDR4 memory interfaces. Every 12 PIOs on the bottom side are grouped into one DQS group, as shown in Figure 2.25. Within each DQS group, there are two pre-placed pins for DQS and DQS# signals. The rest of the pins in the DQS group can be used as DQ signals and DM signal. The number of pins in each DQS group bonded out is package dependent. DQS groups with less than 11 pins bonded out can only be used for LPDDR2 Command/ Address buses. In DQS groups with more than 11 pins bonded out, pre-defined pins are assigned to be used as virtual Vccio, by driving them HIGH to make extra connections to the VCCIO power supply. These soft connections to Vccio help reduce SSO noise. For details, refer to CertusPro-NX High-Speed I/O Interface (FPGA-TN-02216). Figure 2.25. DQS Grouping on the Bottom Edge ## 2.12.2. DLL Calibrated DQS Delay and Control Block (DQSBUF) To support DDR memory interfaces (DDR3/DDR3L, LPDDR2/4), the DQS strobe signal from the memory must be used to capture the data (DQ) in the PIC registers during memory reads. This signal is output from the DDR memory device aligned to data transitions and must be time shifted before it can be used to capture data in the PIC. This time shift is achieved by using the DQSBUF programmable delay line in the DQS Delay Block within DQS read circuit. The DQSBUF is implemented as a slave delay line and works in conjunction with a master DDRDLL. This block also includes a slave delay line to generate delayed clocks used during writing to generate DQ and DQS with correct phases within one DQS group. There is a third delay line inside this block used to provide write leveling for DDR write if needed. Each of the read and write side delays can be dynamically shifted using margin control signals from the core logic. The FIFO Control Block included here generates the Read and Write Pointers for the FIFO inside the Input Register Block. These pointers are generated to control the DQS to ECLK domain crossing using the FIFO module. Figure 2.26 shows the main functional blocks of the DQSBUF, and Table 2.9 lists all the ports. Figure 2.26. DQS Control and Delay Block (DQSBUF) **Table 2.9. DQSBUF Port List Description** | Name | Туре | Description | |---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQSI | Input | DQS signal from I/O through the PIC. | | PAUSE | Input | To stop ECLK for DDR3 Write leveling and DLL code update. | | RDCLKSEL[3:0] | Input | Select read clock source and polarity control (from CIB). | | RDDIR | Input | <ul><li>0 – to increase the code.</li><li>1 – to decrease the code for DDR read.</li></ul> | | RDLOADN | Input | 1b0 – When mc1_mt_en_read=1b1 and read_load_n=1b0 the read_move pulse needs to be generated to the load the preload value consisting of the {mc1_sign_read, mc1_s_read [8:0]} value. 1b1 – When counter has preload value, read_move pulse can be used to increment and decrement the counter based on the read_direction signal value and mc1 mt en write should be set 1b1. | | READ[3:0] | Input | Read signal for DDR read mode (from CIB). | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Name | Туре | Description | |--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | READMOVE | Input | Move pulse needs to be at least 1 sclk cycle and should be greater than 5ns at TT corner. Pulse is used along with the eclk to generate the internal 'mov' signal to update the counter by one value. The count up or down is determined by the read direction port. | | RST | Input | DQS reset control for both DDR/CDR modes (from CIB). | | | | | | SCLK | Input | SCLK from SCLK tree (CIB). | | SELCLK | Input | Select the clock to be used between the output of the read section's delay cell or sclk. | | WRDIR | Input | 0 – to increase the code. 1 – to decrease the code for DDR write. | | WRLOAD_N | Input | 1b0 – When mc1_mt_en_write=1b1 and write_load_n=1b0 the write_move pulse needs to be generated to the load the preload value consisting of the {mc1_sign_write, mc1_s_write [8:0]} value. 1b1 – When counter has preload value, write_move pulse can be used to increment and decrement the counter based on the write_direction signal value and mc1_mt_en_write should be set 1b1. | | WRLVDIR | Input | 0 – to increase the code. 1 – to decrease the code for DDR write leveling. | | WRLVLOAD_N | Input | 1b0 – 9-bit counter in reset operation. 1b1 – When mc1_mt_en_write_leveling=1b1 and write_leveling_load_n=1b1 the counter can be incremented/decremented based on the direction signal using the write_leveling_move signal. | | WRLVMOVE | Input | Move pulse needs to be at least 1 sclk cycle and should be greater than 5 ns at TT corner. Pulse is used along with the eclk to generate the internal 'mov' signal to update the counter by one value. The count up or down is determined by the write_leveling_direction port. | | WRMOVE | Input | Move pulse needs to be at least 1 sclk cycle and should be greater than 5ns at TT corner. Pulse is used along with the eclk to generate the internal 'mov' signal to update the counter by one value. The count up or down is determined by the write_direction port. | | ECLKIN | Input | ECLK from four different ECLK tree output. | | RSTSMCNT | Input | Signal to reset the smoothing counters used for the Read, Write, and Write leveling delays. | | DLLCODE[8:0] | Input | DLL code selected from the DLL code routing mux. | | BTDETECT | Output | READ burst detect output (to CIB). | | BURSTDETECT | Output | The burst_det_sclk signal is generated using burst_det and is asserted on the rising edge of SCLK. | | DATAVALID | Output | Data Valid Flag for READ mode (to CIB). | | DQSW | Output | ECLK phase shifted or delayed, goes to the dqsw tree through the PIC. | | DQSWRD | Output | The read training clock adjusted in the write section. The read_clk_sel[3:0] | | RDPNTR[2:0] | Output | determines the selected delay and read enable position. FIFO control READ pointer (3-bits) to FIFO in PIC (through each tree to IOL). | | READCOUT | · | Margin test output flag for READ to indicate the under-flow or over-flow. | | DQSR90 | Output | DQSI phase shifted or delayed by 90-degree output (through DQSR tree to IOL). | | DQSW270 | Output | ECLK phase shifted or delayed by 270-degree output (through DQSW270 tree to IOL). | | WRCOUT | Output | Margin test output flag for WRITE to indicate the under-flow or over-flow. | | WRLVCOUT | Output | Margin test output flag for WRITE LEVELING to indicate the under-flow or over-flow. | | W/DDMTD[2:0] | Output | | | WRPNTR[2:0] | Output | FIFO control WRITE pointer (3-bits) to FIFO in PIC (through each tree to IOL). | # 2.13. sysI/O Buffer Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow the user to implement a wide variety of standards that are found in today's systems including LVDS, HSUL, SSTL Class I and II, LVSTL, LVCMOS, LVTTL, and MIPI. The CertusPro-NX family contains multiple Programmable I/O Cell (PIC) blocks. Each PIC contains two Programmable I/O, PIOA and PIOB. Each PIO includes a sysI/O buffer and I/O logic. Two adjacent PIO can be joined to provide a differential I/O pair referred to as True and Comp, where True Pad is associated with the positive side of the differential I/O, and the complement with the negative. The top, left, and right-side banks support I/O standards from 3.3 V to 1.0 V, while the bottom supports I/O standards from 1.8 V to 1.0 V. Every pair of I/O on the bottom bank also have a true LVDS and SLVS Tx Driver. In addition, the bottom bank supports single-ended input termination. Both static and dynamic terminations are supported. Dynamic termination is used to support the DDR/LPDDR interface standards. For more information about DDR implementation in I/O Logic and DDR memory interface support, refer to CertusPro-NX High-Speed I/O Interface (FPGA-TN-02216). # 2.13.1. Supported sysI/O Standards CertusPro-NX sysI/O buffers support both single-ended and differential standards. Single-ended standards can be further subdivided into internal ratioed standards such as LVCMOS, LVTTL, and external referenced standards such as HSUL, SSTL, and LVSTL. The buffers support the LVTTL, LVCMOS 1.0 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V standards. The supported differential standards include LVDS, SLVS, differential LVCMOS, differential SSTL, differential LVSTL, and differential HSUL. For better support of video standards, subLVDS and MIPI\_D-PHY are also supported. Table 2.10 and Table 2.11 provide a list of sysI/O standards supported in CertusPro-NX devices. Table 2.10. Single-Ended I/O Standards | Standard | Input | Output | Bi-directional | |------------|-------|--------|------------------| | LVTTL33 | Yes | Yes | Yes | | LVCMOS33 | Yes | Yes | Yes | | LVCMOS25 | Yes | Yes | Yes | | LVCMOS18 | Yes | Yes | Yes | | LVCMOS15 | Yes | Yes | Yes | | LVCMOS12 | Yes | Yes | Yes | | LVCMOS10 | Yes | No | No | | HSTL15 I | Yes | Yes | Yes | | SSTL 15 I | Yes | Yes | Yes | | SSTL 135 I | Yes | Yes | Yes | | HSUL12 | Yes | Yes | Yes | | LVSTL_I | Yes | Yes | Yes | | LVSTL_II | Yes | Yes | Yes | | LVCMOS18H | Yes | Yes | Yes | | LVCMOS15H | Yes | Yes | Yes | | LVCMOS12H | Yes | Yes | Yes | | LVCMOS10H | Yes | Yes | Yes | | LVCMOS10R | Yes | _ | Yes <sup>1</sup> | ### Note: 1. Output is supported by LVCMOS10H. Table 2.11. Differential I/O Standards | Standard | Input | Output | Bi-directional | |----------|-------|--------|----------------| | LVDS | Yes | Yes | Yes | | SUBLVDS | Yes | No | _ | | SLVS | Yes | Yes | _ | | SUBLVDSE | _ | Yes | _ | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice | Standard | Input | Output | Bi-directional | |-------------|-------|--------|----------------| | SUBLVDSEH | _ | Yes | _ | | LVDSE | _ | Yes | _ | | MIPI_D-PHY | Yes | Yes | Yes | | HSTL15D_I | Yes | Yes | Yes | | SSTL15D_I | Yes | Yes | Yes | | SSTL15D_II | Yes | Yes | Yes | | SSTL135D_I | Yes | Yes | Yes | | SSTL135D_II | Yes | Yes | Yes | | HSUL12D | Yes | Yes | Yes | | LVSTLD_I | Yes | Yes | Yes | | LVSTLD_II | Yes | Yes | Yes | | LVTTL33D | - | Yes | _ | | LVCMOS33D | | Yes | _ | | LVCMOS25D | _ | Yes | _ | ## 2.13.2. sysI/O Banking Scheme CertusPro-NX devices have up to eight banks in total. One bank on the top, two on the left and the right, and three on the bottom. The higher density a CertusPro-NX device has, the more pins are included in each bank. Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7 can support up to $V_{\text{CCIO}}$ 3.3 V, while Bank 3, Bank 4, and Bank 5 can support up to $V_{\text{CCIO}}$ 1.8 V. In addition, Bank 3, Bank 4, and Bank 5 support two VREF inputs for flexibility to receive two different referenced input levels on the same bank. Figure 2.27 shows the location of each bank. Figure 2.27. sysI/O Banking ### Typical sysI/O Behavior During Power-up The internal Power-On-Reset (POR) signal is deactivated when $V_{CC}$ and $V_{CCAUX}$ have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. The user needs to ensure that all other $V_{CCIO}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in CertusPro-NX devices, see the list of technical documentation in References section. Vcc and Vccaux supply the power to the FPGA core fabric, whereas Vccio supplies power to the I/O buffers. In order to simplify the system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. For the different power supply voltage level by the I/O banks, refer to CertusPro-NX High-Speed I/O Interface (FPGA-TN-02216) for detailed information. ### VREF1 and VREF2 Bank 3, Bank 4, and Bank 5 can support two separate VREF input voltages, VREF1 and VREF2. To assign a VREF driver, use IO\_Type = VREF1\_DRIVER or VREF2\_DRIVER. To assign VREF to a buffer, use VREF1\_LOAD or VREF2\_LOAD. ## sysI/O Standards Supported by I/O Bank All banks can support multiple I/O standards under the $V_{\text{CCIO}}$ rules discussed above. Table 2.12 and Table 2.13 summarize the I/O standards supported on various sides of the CertusPro-NX device. Table 2.12. Single-Ended I/O Standards Support on Various Sides | Standard | Тор | Left | Right | Bottom | |----------------|-----|------|-------|--------| | LVTTL33 | Yes | Yes | Yes | _ | | LVCMOS33 | Yes | Yes | Yes | _ | | LVCMOS25 | Yes | Yes | Yes | _ | | LVCMOS18 | Yes | Yes | Yes | _ | | LVCMOS15 | Yes | Yes | Yes | _ | | LVCMOS12 | Yes | Yes | Yes | _ | | LVCMOS10 | Yes | Yes | Yes | _ | | LVCMOS18H | _ | _ | _ | Yes | | LVCMOS15H | _ | _ | _ | Yes | | LVCMOS12H | _ | _ | _ | Yes | | LVCMOS10H | _ | _ | _ | Yes | | LVCMOS10R | _ | _ | _ | Yes | | HSTL15 I | _ | _ | _ | Yes | | SSTL 15 I, II | _ | _ | _ | Yes | | SSTL 135 I, II | _ | _ | _ | Yes | | LVSTL I, II | _ | _ | _ | Yes | | HSUL12 | _ | _ | _ | Yes | Table 2.13. Differential I/O Standards Supported on Various Sides | Standard | Тор | Left | Right | Bottom | |------------|-----|------|-------|--------| | LVDS | _ | _ | _ | Yes | | SUBLVDS | _ | _ | _ | Yes | | SLVS | _ | _ | _ | Yes | | SUBLVDSE | Yes | Yes | Yes | _ | | SUBLVDSEH | _ | _ | _ | Yes | | LVDSE | Yes | Yes | Yes | _ | | MIPI_D-PHY | _ | _ | _ | Yes | | HSTL15D_I | _ | _ | _ | Yes | | SSTL15D_I | _ | _ | _ | Yes | | SSTL15D_II | _ | _ | _ | Yes | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Standard | Тор | Left | Right | Bottom | |-------------|-----|------|-------|--------| | SSTL135D_I | _ | 1 | 1 | Yes | | SSTL135D_II | _ | 1 | 1 | Yes | | LVSTLD_I | _ | _ | _ | Yes | | LVSTLD_II | _ | 1 | 1 | Yes | | HSUL12D | _ | 1 | 1 | Yes | | LVTTL33D | Yes | Yes | Yes | _ | | LVCMOS33D | Yes | Yes | Yes | _ | | LVCMOS25D | Yes | Yes | Yes | _ | ### **Hot Socketing** The CertusPro-NX devices have been carefully designed to ensure predictable behavior during power-up and power-down. During power-up and power-down sequences, the I/O remains in tri-state until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled within specified limits. Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7 fully support hot socketing. Bank 3, Bank 4, and Bank 5 do not support hot socketing. ## 2.13.3. sysI/O Buffer Configurations This section describes various sysI/O features available on the CertusPro-NX device. Refer to sysI/O Usage Guide for Nexus Platform (FPGA-TN-02067) for detailed information. ## 2.13.4. MIPI D-PHY Support The programmable I/O of the CertusPro-NX device can be configured as a soft MIPI D-PHYs. The Soft D-PHY can be configured to support either Camera Serial Interface (CSI-2) or Display Serial Interface (DSI) applications as either transmitter or receiver. Below is a summary of the features supported by the Soft D-PHY. - Transmit and receive function compliant to the MIPI Alliance D-PHY Specification version 1.2. - High-Speed (HS) and Low-Power (LP) mode support. - Supports continuous clock mode or low power non-continuous clock mode. - Up to 6 Gbps per port (1500 Mbps data rate per lane) in ASG/CBG/LFG package. - Up to 5 Gbps per port (1250 Mbps data rate per lane) in other packages. - Supports up to 4 data lanes and one clock lane per port. # 2.14. Analog Interface ADC The CertusPro-NX family can provide an analog interface consisting of two Analog to Digital Convertors (ADC), three continuous time comparators, and an internal junction temperature monitoring diode. This feature is available in Commercial/Industrial -8 and -9 speed grades and Automotive -7 and -8 speed grades. The two ADCs can operate either sequentially or simultaneously. ### 2.14.1. Analog to Digital Converters The architecture of each ADC is based upon a 12-bit, 1 MSPS SAR architecture converter. ADC supports both continuous and single shot conversion modes. Each ADC is supported with a twelve-channel analog MUX that is used to select the input from one of the following: dedicated input, dual-function I/O, internal voltage rails, or an internal temperature sensing diode. The input signal can be converted in either uni-polar or bi-polar mode. The reference voltage is selectable between the 1.2 V internal reference generator and an external reference. An external reference is recommended for any applications that incorporate the ADC. The ADC can convert up to a 1.8 V input signal with a 1.8 V external reference voltage. ADC has an auto-calibration function that calibrates the gain and offset of the SAR (not the internal 1.2 V internal reference). 49 ## 2.14.2. Continuous Time Comparators The continuous-time comparator can be used to monitor a dedicated input pair or a GPIO input pair. The output of the comparator is provided as continuous and latched data. Each comparator uses a separate external threshold to provide system flexibility. ## 2.14.3. Internal Junction Temperature Monitoring Diode On-die junction temperature can be monitored using the internal junction temperature monitoring diode. The Proportional to Absolute Temperature (PTAT) diode voltage can be monitored by ADC to provide a digital temperature readout. Refer to ADC Usage Guide for Nexus Platform (FPGA-TN-02129) for more details. # 2.15. IEEE 1149.1-Compliant Boundary Scan Testability All CertusPro-NX devices, except for the "01A" Die Version, have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows the functional testing of the circuit board on which the device is mounted, which can provide a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or allowing test data to be captured and shifted out for verification. TAP consists of dedicated I/O including TDI, TDO, TCK, and TMS. TAP uses $V_{\text{CCIO1}}$ for power supply. TAP is supported for $V_{\text{CCIO1}} = 1.8 \text{ V} - 3.3 \text{ V}$ For more information, refer to sysCONFIG Usage Guide for Nexus Platform (FPGA-TN-02099). # 2.16. Device Configuration All CertusPro-NX devices contain various ports that can be used for device configuration, including a Test Access Port (TAP). The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. JTAG\_EN is the only dedicated configuration pin. PROGRAMN/INITN/DONE are enabled by default, but can be turned into GPIO. The remaining sysCONFIG pins are used as dual function pins. Refer to sysCONFIG Usage Guide for Nexus Platform (FPGA-TN-02099) for more information about using the dual-use pins as general purpose I/O. There are various ways to configure a CertusPro-NX device: - ITAG (TAP) - Master Serial Peripheral Interface (SPI) to load from external SPI flash using ×1, ×2, and ×4 (QSPI) interfaces. - Inter-Integrated Circuit Bus (I<sup>2</sup>C) - Improved Inter-Integrated Circuit Bus (I3C) - Slave SPI from a system host. - Lattice Memory Mapped Interface (LMMI). Refer to Lattice Memory Mapped Interface (LMMI) and Lattice Interrupt Interface (LINTR) User Guide (FPGA-UG-02039) for more details. - JTAG, SSPI, MSPI, I<sup>2</sup>C, and I3C are supported for V<sub>CCIO</sub> = 1.8 V 3.3 V On power-up, based on the voltage level (high or low) of the PROGRAMN pin, the FPGA SRAM is configured by the appropriate sysCONFIG port. If PROGRAMN pin is *low*, the FPGA is in Slave configuration mode (Slave SPI, Slave I<sup>2</sup>C, or Slave I3C) waiting for the correct Slave Configuration port activation key. PROGRAMN must be driven high within 50 ns of the end of transmission of the Slave Configuration port activation key, that is, the de-assertion of SCSN. If no slave port is declared active before the PROGRAMN pin is sensed HIGH, the FPGA is in Master SPI booting mode. In Master SPI booting mode, the FPGA boots from an external SPI flash. Once a configuration port is activated, it remains active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by enabling the JTAG\_EN pin and sending the appropriate command through the TAP port. ## 2.16.1. Enhanced Configuration Options CertusPro-NX devices have enhanced configuration features such as: - Early I/O release - Bitstream decryption and authentication - Decompression support - TransFR I/O - Watchdog Timer support - Dual and Multi-boot image support ### Early I/O Release Early I/O Release is a new configuration feature in which certain I/O banks are released earlier so that customer systems have minimal disruption. For more details, refer to sysCONFIG Usage Guide for Nexus Platform (FPGA-TN-02099). ## **Transparent Field Reconfiguration (TransFR)** TransFR I/O (TFR) is a unique Lattice technology that allows the user to update logic in the field without interrupting system operation. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. ### **Watchdog Timer** Watchdog Timer is a new configuration feature that helps to add a programmable timer option for timeout applications. ## **Dual-boot and Multi-boot Image Support** Dual-boot and multi-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update to the CertusPro-NX device, this device can be re-booted from this new configuration file. If there is a problem, such as corrupt data during downloading or incorrect version number with this new boot image, the CertusPro-NX device can revert to the original backup golden configuration and try again. All these actions can be done without power cycling the system. For more information, refer to sysCONFIG Usage Guide for Nexus Platform (FPGA-TN-02099). # 2.17. Single Event Upset (SEU) Handling CertusPro-NX devices are unique in the underlying technology used to build these devices, which is much more robust and less prone to soft errors. CertusPro-NX devices have an improved, hardware implemented, Soft Error Detection (SED) circuit that can be used to detect SRAM errors so they can be corrected. Two layers of SED implemented in CertusPro-NX family can make the device more robust and reliable. The SED hardware in CertusPro-NX devices is part of the Configuration block. The SED module in CertusPro-NX is an enhanced version as compared to the SED modules implemented in other Lattice devices. The configuration data is divided into frames so that the entire FPGA can be programmed precisely with ease. The SED hardware reads data from the FPGAs configuration memory and performs an Error Correcting Code (ECC) calculation on every frame of the configuration data. Once an error is detected, a notification is generated and the SED resumes operation. For single-bit errors, the corrected value is rewritten to the particular frame using ECC information. If more than one-bit error is detected within one frame of configuration data, an error message is generated. CertusPro-NX devices also have dedicated logic to perform Cycle Redundancy Code (CRC) checks for the entire bitstream, which runs in parallel along with ECC. After the ECC is calculated on all frames of configuration data, CRC is calculated and checked for the entire bitstream. ECC and CRC checks do not include the contents of RAMs (EBR, Large SRAM and distributed RAM memory). For further information on SED support, refer to Soft Error Detection (SED)/Correction (SEC) Usage Guide for Nexus Platform (FPGA-TN-02076). # 2.18. On-chip Oscillator The CertusPro-NX device features two on-chip oscillators. Both oscillators are controlled with internal generated current. The low frequency oscillator (LFOSC) is tailored for low power operation and runs at nominal frequency of 32 kHz. The LFOSC always runs and can be used to perform always-on functions with the lowest possible power. The high frequency oscillator (HFOSC) runs at normal frequency of 450 MHz, but can be divided down to a range of 1.7578 MHz to 225 MHz by user attributes. ## 2.19. User I<sup>2</sup>C IP The CertusPro-NX device has one hard $I^2C$ interface, which can be configured either as a master (controller) or as slave (responder). The pins for the $I^2C$ interface are pre-assigned. The interface core has the option to delay either the input or the output data (SDA), or both, by 50 ns nominal, using dedicated on-chip delay elements. This provides an easier interface to any external I<sup>2</sup>C components. In addition, 50 ns glitch filters are available for both SDA and SCL. When the interface is configured as a master (controller), it can control other devices on the $I^2C$ bus through the preassigned pins. When the core is configured as a slave (responder), the device can provide, for example, I/O expansion to an $I^2C$ Master (controller). The $I^2C$ core supports the following functionalities: - Master (controller) and slave (responder) operation - 7-bit and 10-bit addressing - Multi-Master (controller) arbitration - Clock stretching - Up to 1 MHz data transfer speed including Standard-mode, Fast-mode, and Fast-mode plus - General call - Optional receive and transmit data FIFOs with programmable sizes - Optional 50 ns delay on input or output data (SDA), or both - Hard-connection and Programmable I/O connection - Programmable to a mode compliant with I3C requirements on legacy I<sup>2</sup>C Slave devices - Fast-mode and Fast-mode plus - Disable clock stretching - 50 ns SCL and SDA glitch filters - Programmable 7-bit address For further information on the user I<sup>2</sup>C, refer to I<sup>2</sup>C Hardened IP Usage Guide for Nexus Platform (FPGA-TN-02142). # 2.20. Pin Migration The CertusPro-NX family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a low resource utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization impact the likelihood of success in each case. An example is that some user I/O may become No Connects in smaller devices in the same package. Refer to the CertusPro-NX Pin Migration Tables and Lattice Radiant software for specific restrictions and limitations. # 2.21. SERDES and Physical Coding Sublayer CertusPro-NX FPGAs feature up to eight channels of embedded SerDes/PCS arranged in quad blocks at the top of the device (Figure 2.1 and Figure 2.2). Each channel supports data rates up to 10.3125 Gbps. Here, only devices with –9 speed grade can support 10G SERDES usages, such as 10GBASE-R. Figure 2.2 shows the position of the quad blocks for the LFCPNX-100 family. Table 2.14 shows the SERDES standards supported by CertusPro-NX devices. Table 2.15 shows the number of the available SERDES/PCS channels for each CertusPro-NX device. CertusPro-NX SERDES are organized in quads of four. Each CertusPro-NX SERDES quad includes four dedicated SERDES for high speed, full duplex serial data transfer. Each quad also contains one PCI Express PCS hard block. The PCI Express PCS is designed only for PCI Express. Each CertusPro-NX device contains one PCI Express hard Link Layer block. The PCI Express Link Layer block contains one ×1 engine and one ×4 engine. The ×4 PCI Express Link Layer engine can be configured in ×1, ×2 or ×4 mode. The PCI Express Link Layer block, PCI Express PCS block and SERDES channels constitute the complete PCI Express Hard IP block. CertusPro-NX devices also have a generic purpose Multi-protocol PCS (MPCS) and related support logic. CertusPro-NX device also has protocol specific logic to support the standards listed below (Table 2.14). All PCS fabric interface logic for dedicated protocol support can also be bypassed to allow raw 8-bit or 10-bit interfaces to the FPGA fabric. Even though the SERDES/PCS blocks are arranged in quads, multiple baud rates can be supported within a quad with the use of a dedicated, per channel, Tx PLL. Additionally, multiple quads can be linked together to form larger data pipes. For information on how to use the SERDES/PCS blocks to support specific protocols, as well as on how to combine multiple protocols and baud rates within a device, refer to CertusPro-NX SerDes/PCS Usage Guide (FPGA-TN-02245). Each SERDES channel integrates a CDR/PLL for Receiver and a PLL for Transmitter, and each channel can be configured to connect to the PCI Express PCS or the MPCS independently. Figure 2.28. SERDES/PCS Overall Structure The CertusPro-NX SERDES/PCS supports a range of popular serial protocols including: - PCI Express Gen1 (2.5 Gbps), Gen 2 (5.0 Gbps), and Gen3 (8.0 Gbps, -9 speed only) - Ethernet - 10GBASE-R at 10.3125 Gbps, -9 speed only - SGMII - XAUI at 3.125 Gbps per lane - SLVS-EC at 1.25 Gbps, 2.5 Gbps and 5 Gbps - DP/eDP at 1.62 Gbps (RBR), 2.7 Gbps (HBR), 5.4 Gbps (HBR2), and 8.1 Gbps (HBR3) - CoaXPress at 1.25 Gbps, 2.5 Gbps, 3.125 Gbps, 5 Gbps, and 6.25 Gbps - Generic 8b10b with multiple data rates supported - SERDES-only mode allowing a direct 8-bit or 10-bit interface to FPGA logic Table 2.14. CertusPro-NX SERDES Standard Support | Standard | Data Rate<br>(Mbps) | System Reference<br>Clock (MHz) | FPGA Clock (MHz) | Number of<br>Link Width | Encoding Style | |------------------|---------------------|---------------------------------|------------------|-------------------------|----------------| | PCI Express Gen1 | 2500 | 100 | 125 | ×1, ×2, ×4 | 8b10b | | PCI Express Gen2 | 5000 | 100 | 125 | ×1, ×2, ×4 | 8b10b | | PCI Express Gen3 | 8000 | 100 | 250 | ×1, ×2, ×4 | 128b130b | | Ethernet SGMII | 1250 | 125 | 125 | ×1 | 8b10b | | Ethernet XAUI | 3125 | 156.25 | 156.25 | ×4 | 8b10b | | 10GBASE-R | 10312.5 | 161.1328125 | 156.25 | ×1 | 64b66b | | SLVS-EC Grade1 | 1250 | 125 | 125 | ×1~×8 | 8b10b | | SLVS-EC Grade2 | 2500 | 125 | 125 | ×1~×8 | 8b10b | | SLVS-EC Grade3 | 5000 | 125 | 125 | ×1~×8 | 8b10b | | | 1250 | 125 | 125 | ×1~×4 | 8b10b | | | 2500 | 125 | 125 | ×1~×4 | 8b10b | | CoaXPress | 3125 | 156.25 | 156.25 | ×1~×4 | 8b10b | | | 5000 | 125 | 125 | ×1~×4 | 8b10b | | | 6250 | 156.25 | 156.25 | ×1~×4 | 8b10b | | DP/eDP RBR | 1620 | 108 | 162 | ×1, ×2, ×4 | 8b10b | | DP/eDP HBR | 2700 | 135 | 135 | ×1, ×2, ×4 | 8b10b | | DP/eDP HBR2 | 5400 | 135 | 135 | ×1, ×2, ×4 | 8b10b | | DP/eDP HBR3 | 8100 | 135 | 202.5 | ×1, ×2, ×4 | 8b10b | | 10-Bit SERDES | 625 – 8100 | _ | _ | ×1~×8 | None | | 8-Bit SERDES | 625 – 8100 | _ | _ | ×1~×8 | None | | Generic 8b10b | 625 – 8100 | _ | _ | ×1~×8 | 8b10b | ## Notes: - 1. Flip-chip package (ASG/CBG/LFG) can support standards with data rate up to 10.3125 Gbps. - 2. BBG package can support standards with data rate up to 6.25 Gbps. - 3. BFG package can support standards with data rate up to 5.5 Gbps. Table 2.15. Number of SERDES/PCS Channel per CertusPro-NX Device | Package | LFCPNX-50 | LFCPNX-100 | |---------|-----------|------------| | ASG256 | 4 | 4 | | CBG256 | 4 | 4 | | BBG484 | 4 | 8 | | BFG484 | 4 | 4 | | LFG672 | _ | 8 | ### 2.21.1. SERDES Block A SERDES receiver channel can receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel can receive parallel 8- or 10-bit data from the PCS block or directly from the fabric, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2.29 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic. Each transmit channel and receiver channel shares the same power supply (VCCSD). VCCPLLSD provides power to the SERDES PLL, and VCCAUXSD provides power to the SERDES Auxiliary block. Figure 2.29. Single-channel Block Diagram for SERDES Block ### 2.21.2. MPCS As shown in Figure 2.30, Figure 2.31, Figure 2.32, and Figure 2.33, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b10b), provides the clock tolerance compensation and transfers the clock domain from the recovered clock to the FPGA clock via the down sampled FIFO. For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b10b or 64b66b, selects the polarity and passes the 8/10/66 bits data to the transmit-SERDES channel. The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 2× bus width interface to the FPGA logic. Figure 2.30. Simplified Channel Block Diagram for MPCS Block Figure 2.31. Simplified Channel Block Diagram for MPCS 8b10b Sub-Block Figure 2.32. Simplified Channel Block Diagram for MPCS 64b66b Sub-Block © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 2.33. Simplified Channel Block Diagram for MPCS SERDES-only Sub-Block # 2.21.3. Peripheral Component Interconnect Express (PCIe) The CertusPro-NX device features one hardened PCIe block on the top side of the device. The PCIe block implements all the three layers defined by the PCI Express Specification: Physical, Data Link, and Transaction, as shown in Figure 2.34. Below is a summary of the features supported by the PCIe bock: - Gen 1 (2.5 Gbps), Gen 2 (5.0 Gbps) and Gen 3 (8.0 Gbps) speed - PCIe Express Base Specification 3.0 compliant including compliance with earlier PCI Express Specifications - Multi-function support with up to four physical functions - Endpoint - Type 0 configuration registers in Endpoint mode - Complete error-handling support - 32-bit core data width - Many power management features including power budgeting Figure 2.34. PCIe Core The hardened PCIe block can be instantiated with the primitive PCIe through Lattice Radiant software, however, it is not recommended to directly instantiate the PCIe primitive itself. It is highly recommended to generate the PCIe Endpoint Soft IP through the Radiant IP Catalog and IP Block Wizard instead. In Figure 2.35, the PCIe core is configured as Endpoint using a Soft IP wrapper that provides useful functions such as bridging support for bus interfaces and DMA applications. In addition to the standard Transaction Layer Packet (TLP) interface, the data interface can also be configured to be AXI4 or AHB-Lite as well. The PCIe hardened block also features a register interface for LMMI and User Configuration Space Register Interface (UCFG). The PCIe block has many registers that contain information about the current status of the PCIe block as well as the capability to dynamically switch PCIe settings. One easy way to access these registers is through the Reveal Controller Tool. For more information about the PCIe soft IP, refer to the PCIe IP Core document. Figure 2.35. PCIe Soft IP Wrapper © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## 2.21.4. LMMI (Lattice Memory Map Interface) Bus The LMMI is an IP interface that allows the SERDES/PCS Quad block to be controlled by registers rather than the configuration memory cells. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device. # 2.22. Cryptographic Engine The CertusPro-NX family of devices supports several cryptographic features that help secure the design. Some of the key cryptographic features include Advanced Encryption Standard (AES) encryption, Hashing Algorithms, and true random number generation (TRNG). The CertusPro-NX device also features bitstream encryption (using AES-256) for protecting confidential FPGA bitstream data, and bitstream authentication (using ECDSA) that maintains bitstream integrity. The Cryptographic Engine (CRE) is the main block, which is responsible for bitstream encryption as well as authentication of the CertusPro-NX device. Once the bitstream is authenticated and the device is ready for user functions, the CRE is available to implement various cryptographic functions in FPGA design. To enable specific cryptographic function, the CRE must be configured by setting a few registers. The Cryptographic Engine supports the following user-mode features: - True Random Number Generation (TRNG) - Secure Hashing Algorithm (SHA)-256 bit - Message Authentication Codes (MACs) HMAC - Lattice Memory Mapped Interface (LMMI) to user logic - High Speed Port (HSP) for FIFO-based streaming data transfer Figure 2.36. Cryptographic Engine Block Diagram ### 2.23. TraceID Each CertusPro-NX device contains a unique (per device) TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user programmable. The remaining 56 bits are factory-programmed. The TraceID is accessible through the SPI, I<sup>2</sup>C, or JTAG interfaces. For further information on TraceID, refer to Using TraceID (FPGA-TN-02084). # 3. DC and Switching Characteristics for Commercial and Industrial All specifications in this section are characterized within recommended operating conditions unless otherwise specified. # 3.1. Absolute Maximum Ratings **Table 3.1. Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------| | V <sub>CC</sub> , V <sub>CCECLK</sub> | Supply Voltage | -0.5 | 1.10 | V | | V <sub>CCAUX</sub> , V <sub>CCAUXA</sub> , V <sub>CCAUXH3</sub> , V <sub>CCAUXH4</sub> , V <sub>CCAUXH5</sub> | Supply Voltage | -0.5 | 1.98 | V | | V <sub>CCIO0, 1, 2, 6, 7</sub> | I/O Supply Voltage | -0.5 | 3.63 | V | | V <sub>CCIO3, 4, 5</sub> | I/O Supply Voltage | -0.5 | 1.98 | V | | V <sub>CCPLLSD*</sub> | SERDES Block PLL Supply Voltage | -0.5 | 1.98 | V | | V <sub>CCSD*</sub> | SERDES Supply Voltage | -0.5 | 1.10 | V | | V <sub>CCSDCK</sub> | SERDES Clock Buffer Supply Voltage | -0.5 | 1.10 | V | | V <sub>CCADC18</sub> | ADC Block 1.8 V Supply Voltage | -0.5 | 1.98 | V | | V <sub>CCAUXSDQ*</sub> | SERDES AUX Supply Voltage | -0.5 | 1.98 | V | | _ | Input or I/O Voltage Applied, Bank 0, Bank 1,<br>Bank 2, Bank 6, Bank 7 | -0.5 | 3.63 | V | | _ | Input or I/O Voltage Applied, Bank 3, Bank 4,<br>Bank 5 | -0.5 | 1.98 | V | | _ | Voltage Applied on SERDES Pins | -0.5 | 1.98 | V | | T <sub>A</sub> | Storage Temperature (Ambient) | -65 | +150 | °C | | T <sub>J</sub> | Junction Temperature | _ | +125 | °C | ### Notes: - Stress above those listed under the Absolute Maximum Ratings may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - Compliance with the Lattice Thermal Management document is required. - All voltages are referenced to GND. - All V<sub>CCAUX</sub> should be connected on PCB. # 3.2. Recommended Operating Conditions Table 3.2. Recommended Operating Conditions 1, 2, 3 | Symbol | Parameter | Conditions | Min | Тур. | Max | Unit | |---------------------------------------|-----------------------------------------|-------------------------------------------|-------|------|------|------| | V <sub>CC</sub> , V <sub>CCECLK</sub> | Core Supply Voltage | V <sub>CC</sub> = 1.0 | 0.955 | 1.00 | 1.05 | V | | V <sub>CCAUX</sub> | Auxiliary Supply Voltage | Bank 0, Bank 1, Bank 2, Bank 6,<br>Bank 7 | 1.71 | 1.80 | 1.89 | V | | V <sub>CCAUXH3/4/5</sub> | Auxiliary Supply Voltage | Bank 3, Bank 4, Bank 5 | 1.71 | 1.80 | 1.89 | V | | V <sub>CCAUXA</sub> | Auxiliary Supply Voltage for core logic | _ | 1.71 | 1.80 | 1.89 | V | | Symbol | Parameter | Conditions | Min | Тур. | Max | Unit | |-------------------------|---------------------------------------------------|----------------------------------------------------------------------|--------|------|--------|------| | | | V <sub>CCIO</sub> = 3.3 V, Bank 0, Bank 1,<br>Bank 2, Bank 6, Bank 7 | 3.135 | 3.30 | 3.465 | ٧ | | | | V <sub>CCIO</sub> = 2.5 V, Bank 0, Bank 1,<br>Bank 2, Bank 6, Bank 7 | 2.375 | 2.50 | 2.625 | V | | | | V <sub>CCIO</sub> = 1.8 V, All Banks | 1.71 | 1.80 | 1.89 | V | | V <sub>CCIO</sub> | I/O Driver Supply Voltage | V <sub>CCIO</sub> = 1.5 V, All Banks <sup>4</sup> | 1.425 | 1.50 | 1.575 | ٧ | | | | V <sub>CCIO</sub> = 1.35 V, All Banks (For DDR3L Only) | 1.2825 | 1.35 | 1.4175 | V | | | | V <sub>CCIO</sub> = 1.2 V, All Banks <sup>4</sup> | 1.14 | 1.20 | 1.26 | V | | | | V <sub>CCIO</sub> = 1.0 V, Bank 3, Bank 4,<br>Bank 5 | 0.95 | 1.00 | 1.05 | V | | ADC External Powe | r Supplies | | | | | | | V <sub>CCADC18</sub> | ADC 1.8 V Power Supply | _ | 1.71 | 1.80 | 1.89 | ٧ | | SERDES Block Exter | nal Power Supplies | | | | | | | V <sub>CCSD*</sub> | Supply Voltage for SERDES<br>Block and SERDES I/O | _ | 0.95 | 1.00 | 1.05 | V | | V <sub>CCSDCK</sub> | Supply Voltage for SERDES<br>Clock Buffer | _ | 0.95 | 1.00 | 1.05 | V | | V <sub>CCPLLSD</sub> * | SERDES Block PLL Supply<br>Voltage | _ | 1.71 | 1.80 | 1.89 | V | | V <sub>CCAUXSDQ</sub> * | SERDES Block Auxiliary<br>Supply Voltage | _ | 1.71 | 1.80 | 1.89 | V | | Operating Tempera | ature | | | | | | | t <sub>JCOM</sub> | Junction Temperature,<br>Commercial Operation | _ | 0 | 1 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature,<br>Industrial Operation | _ | -40 | _ | 100 | °C | ### Notes: - 1. For correct operation, all supplies must be held in their valid operation voltage range. - 2. All supplies with the same voltage should be from the same voltage source. Proper isolation filters are needed to properly isolate noise from each other. - 3. Common supply rails must be tied together except SERDES. - 4. MSPI (Bank 0) and JTAG, SSPI, $I^2$ C, and I3C (Bank 1) ports are supported for $V_{CCIO} = 1.8 \text{ V}$ to 3.3 V. - 5. For 10G SERDES usages, $V_{CC}$ voltage should be within the range from 0.97 V to 1.05 V. # 3.3. Power Supply Ramp Rates **Table 3.3. Power Supply Ramp Rates** | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------|-----|-----|-----|------| | t <sub>RAMP</sub> | Power Supply ramp rates for all supplies <sup>1</sup> | 0.1 | _ | 50 | V/ms | ### Notes: - 1. Assume monotonic ramp rates. - 2. All supplies need to be in the operating range as defined in Recommended Operating Conditions when the device has completed configuration and entering into User Mode. Supplies that are not in the operating range needs to be adjusted to faster ramp rate, or user must delay configuration or wake up. # 3.4. Power up Sequence Power-On-Reset (POR) puts the CertusPro-NX device into a reset state. There is no power up sequence required for the CertusPro-NX device. Table 3.4. Power-On Reset<sup>1</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|------------------------------------------------------------------------------------------|-----------------------------------------|------|-----|------|------| | | Power-On-Reset ramp-up trip | V <sub>CC</sub> | 0.73 | _ | 0.83 | V | | | point (Monitoring V <sub>CC</sub> , V <sub>CCAUX</sub> , | V <sub>CCAUX</sub> | 1.34 | _ | 1.62 | V | | | V <sub>CClO0</sub> and V <sub>CClO1</sub> ) | V <sub>CCIO0</sub> , V <sub>CCIO1</sub> | 0.89 | _ | 1.05 | V | | V <sub>PORDN</sub> | Power-On-Reset ramp-down trip point (Monitoring V <sub>CC</sub> and V <sub>CCAUX</sub> ) | V <sub>CC</sub> | 0.51 | _ | 0.81 | V | | | | V <sub>CCAUX</sub> | 1.38 | _ | 1.59 | V | ### Note: V<sub>CCIOO</sub> does not have a Power-On-Reset ramp down detection. V<sub>CCIOO</sub> must remain within the Recommended Operating Conditions to ensure proper operation. # 3.5. On-chip Programmable Termination The CertusPro-NX devices support a variety of programmable on-chip terminations options, including: - Dynamically switchable Single-Ended Termination with programmable resistor values of 50 $\Omega$ , 75 $\Omega$ , or 150 $\Omega$ . Termination to ground for LPDDR4, and termination to V<sub>CCIO</sub>/2 for all other non-LPDDR4. - Common mode termination of 100 $\Omega$ for differential inputs. Figure 3.1. On-chip Termination See Table 3.5 for termination options for input modes. **Table 3.5. On-Chip Termination Options for Input Modes** | IO_TYPE | Differential Termination Resistor <sup>1</sup> | Terminate to V <sub>CCIO</sub> /2* | |------------|------------------------------------------------|------------------------------------| | subLVDS | 100, OFF | OFF | | SLVS | 100, OFF | OFF | | MIPI_DPHY | 100 | OFF | | HSTL15D_I | 100, OFF | OFF | | SSTL15D_I | 100, OFF | OFF | | SSTL135D_I | 100, OFF | OFF | | HSUL12D | 100, OFF | OFF | | LVSTLD_I | OFF | OFF, 40, 48, 60, 80, 120 | | LVSTLD_II | OFF | OFF, 80, 120 | | LVCMOS15H | OFF | OFF | | LVCMOS12H | OFF | OFF | | LVCMOS10H | OFF | OFF | | LVCMOS12H | OFF | OFF | | LVCMOS10H | OFF | OFF | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | IO_TYPE | Differential Termination Resistor <sup>1</sup> | Terminate to V <sub>CCIO</sub> /2* | |-----------|------------------------------------------------|------------------------------------| | LVCMOS18H | OFF | OFF, 40, 50, 60, 75 | | HSTL15_I | OFF | 50 | | SSTL15_I | OFF | OFF, 40, 50, 60, 75 | | SSTL135_I | OFF | OFF, 40, 50, 60, 75 | | HSUL12 | OFF | OFF, 40, 50, 60, 75 | | LVSTL_I | OFF | OFF, 40, 48, 60, 80, 120 | | LVSTL_II | OFF | OFF, 80, 120 | ### Note: 1. Single-ended Terminate Resistor (to ground for LPDDR4, to V<sub>CCIO</sub>/2 for all other non-LPDDR4) and Differential Resistor when turned on can only have one setting per bank. Only left and right banks have this feature. Use of Single-ended Terminate Resistor (to ground for LPDDR4, to $V_{\text{CCIO}}/2$ for all other non-LPDDR4) and Differential Termination Resistor are mutually exclusive in an I/O bank. Tolerance for single-ended termination resistor is -10/60%, while for differential termination resistor is -15/15%. Refer to sysI/O Usage Guide for Nexus Platform (FPGA-TN-02067) for on-chip termination usage and value ranges. # 3.6. Hot Socketing Specifications **Table 3.6. Hot Socketing Specifications for GPIO** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | I <sub>DK</sub> | Input or I/O Leakage Current for<br>Wide Range I/O (excluding<br>MCLK/MCSN/MOSI/INITN/DONE) | $\begin{aligned} 0 &< V_{\text{IN}} &< V_{\text{IH}}(\text{max}) \\ 0 &< V_{\text{CC}} &< V_{\text{CC}}(\text{max}) \\ 0 &< V_{\text{CCIO}} &< V_{\text{CCIO}}(\text{max}) \\ 0 &< V_{\text{CCAUX}} &< V_{\text{CCAUX}}(\text{max}) \end{aligned}$ | -1.5 | _ | 1.5 | mA | ### Notes: - 1. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub>, or I<sub>BH</sub>. - Hot socketing specification is defined at a device junction temperature of 85°C or below. When the device junction temperature is above 85°C, the IDK current can exceed the above specification limit. - 3. Going beyond the hot socketing ranges specified here can cause exponentially higher leakage currents and potential reliability issues. A total of 64 mA per 8 I/O should not be exceeded. ## 3.7. ESD Performance Refer to the CertusPro-NX Product Family Qualification Summary for complete qualification data, including ESD performance. # 3.8. DC Electrical Characteristics Table 3.7. DC Electrical Characteristics - Wide Range (Over Recommended Operating Conditions) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------|-----|-----|------|------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | Input or I/O Leakage current (Commercial/Industrial) | 0 ≤ V <sub>IN</sub> ≤ V <sub>CCIO</sub> | _ | _ | 10 | μΑ | | I <sub>IH</sub> <sup>2</sup> | Input or I/O Leakage current | V <sub>CCIO</sub> ≤ V <sub>IN</sub> ≤ V <sub>IH</sub> (max) | _ | _ | 100 | μΑ | | I <sub>PU</sub> | I/O Weak Pull-up Resistor<br>Current | $0 \le V_{IN} \le 0.7 \times V_{CCIO}$ | -30 | _ | -150 | μΑ | | I <sub>PD</sub> | I/O Weak Pull-down Resistor<br>Current | V <sub>IL</sub> (max) ≤ V <sub>IN</sub> ≤ V <sub>CCIO</sub> | 30 | _ | 150 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | V <sub>IN</sub> = V <sub>IL</sub> (max) | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 \times V_{CCIO}$ | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus hold low Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 150 | μΑ | | I <sub>BHHO</sub> | Bus hold high Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | -150 | μΑ | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------|----------------------|-----------|-----------------------|-----|-----------------------|------| | $V_{BHT}$ | Bus Hold Trip Points | _ | V <sub>IL</sub> (max) | _ | V <sub>IH</sub> (min) | V | ### Notes: - Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output tri-stated. Bus Maintenance circuits are disabled. - 2. The input leakage current I<sub>IH</sub> is the worst-case input leakage per GPIO when the pad signal is high and also higher than the bank V<sub>CCIO</sub>. This is considered a mixed mode input. Table 3.8. DC Electrical Characteristics – High Speed (Over Recommended Operating Conditions)<sup>1</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------------------------------|----------------------------------------|-------------------------------------------------------------|-----------------------|-----|-----------------------|------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | Input or I/O Leakage | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 10 | μΑ | | I <sub>PU</sub> | I/O Weak Pull-up Resistor<br>Current | $0 \le V_{IN} \le 0.7 \times V_{CCIO}$ | -30 | - | -150 | μΑ | | I <sub>PD</sub> | I/O Weak Pull-down Resistor<br>Current | V <sub>IL</sub> (max) ≤ V <sub>IN</sub> ≤ V <sub>CCIO</sub> | 30 | 1 | 150 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | V <sub>IN</sub> = V <sub>IL</sub> (max) | 30 | _ | - | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 \times V_{CCIO}$ | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus hold low Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 150 | μΑ | | I <sub>BHHO</sub> | Bus hold high Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | -150 | μΑ | | V <sub>BHT</sub> | Bus Hold Trip Points | _ | V <sub>IL</sub> (max) | _ | V <sub>IH</sub> (min) | V | ### Note: Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output tri-stated. Bus Maintenance circuits are disabled. Table 3.9. Capacitors – Wide Range (Over Recommended Operating Conditions) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | C <sub>1</sub> <sup>1</sup> | I/O Capacitance <sup>1</sup> | $V_{CCIO}$ = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, $V_{CC}$ = typ., $V_{IO}$ = 0 to $V_{CCIO}$ + 0.2V | 1 | 6 | 1 | pF | | C <sub>2</sub> <sup>1</sup> | Dedicated Input Capacitance <sup>1</sup> | $V_{CCIO}$ = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, $V_{CC}$ = typ., $V_{IO}$ = 0 to $V_{CCIO}$ + 0.2 V | _ | 6 | _ | pF | ### Note: 1. T<sub>A</sub> 25 °C, f = 1.0 MHz. Table 3.10. Capacitors – High Performance (Over Recommended Operating Conditions) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | C <sub>1</sub> <sup>1</sup> | I/O Capacitance <sup>1</sup> | $V_{CCIO} = 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{typ.},$<br>$V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | - | 6 | 1 | pF | | C <sub>2</sub> <sup>1</sup> | Dedicated Input Capacitance <sup>1</sup> | $V_{CCIO} = 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{typ.},$<br>$V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | 1 | 6 | 1 | pF | | C <sub>3</sub> <sup>1</sup> | SERDES I/O Capacitance | $V_{CCSD*} = 1.0 \text{ V}, V_{CC} = \text{typ.}, V_{IO} = 0 \text{ to}$<br>$V_{CCSD*} + 0.2 \text{ V}$ | 1 | 5 | 1 | pF | ## Note: 1. $T_A$ 25 °C, f = 1.0 MHz. Table 3.11. Single Ended Input Hysteresis – Wide Range (Over Recommended Operating Conditions) | IO_TYPE | V <sub>CCIO</sub> | TYP Hysteresis | |----------|-------------------|----------------| | LVCMOS33 | 3.3 V | 250 mV | | LVCMOS2F | 3.3 V | 200 mV | | LVCMOS25 | 2.5 V | 250 mV | | LVCMOS18 | 1.8 V | 180 mV | | LVCMOS15 | 1.5 V | 50 mV | | LVCMOS12 | 1.2 V | 0 | | LVCMOS10 | 1.2 V | 0 | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Table 3.12. Single Ended Input Hysteresis – High Performance (Over Recommended Operating Conditions) | IO_TYPE | V <sub>ccio</sub> | TYP Hysteresis | |-------------|-------------------|----------------| | LVCMOS18H | 1.8 V | 180 mV | | LVCMOS15H | 1.8 V | 50 mV | | LVCIVIOSISH | 1.5 V | 150 mV | | LVCMOS12H | 1.2 V | 0 | | LVCMOS10H | 1.0 V | 0 | | MIPI-LP-RX | 1.2 V | >25 mV | # 3.9. Supply Currents For estimating and calculating current, use Power Calculator in Lattice Design Software. This operating and peak current is design dependent and can be calculated in Lattice Design Software. Some blocks can be placed into low current standby modes. Refer to Power Management and Calculation for Certus-NX, CertusPro-NX, and MachXO5-NX Devices (FPGA-TN-02257). # 3.10. sysI/O Recommended Operating Conditions Table 3.13. sysI/O Recommended Operating Conditions | Chandand | Compant Paulo | V <sub>ccio</sub> (Input) | V <sub>ccio</sub> (Output) | | | | | | | | |------------------------------------|---------------|------------------------------------------------|----------------------------|--|--|--|--|--|--|--| | Standard | Support Banks | Тур. | Тур. | | | | | | | | | Single-Ended | | | | | | | | | | | | LVCMOS33 | 0, 1, 2, 6, 7 | 3.3 | 3.3 | | | | | | | | | LVTTL33 | 0, 1, 2, 6, 7 | 3.3 | 3.3 | | | | | | | | | LVCMOS25 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 2.5, 3.3 | 2.5 | | | | | | | | | LVCMOS18 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 1.5, 1.8, 2.5, 3.3 | 1.8 | | | | | | | | | LVCMOS18H | 3, 4, 5 | 1.8 | 1.8 | | | | | | | | | LVCMOS15 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3 | 1.5 | | | | | | | | | LVCMOS15H1 | 3, 4, 5 | 1.5, 1.8 | 1.5 | | | | | | | | | LVCMOS12 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3 | 1.2 | | | | | | | | | LVCMOS12H1 | 3, 4, 5 | 1.2, 1.5, 1.8 | 1.2 | | | | | | | | | LVCMOS10 <sup>1</sup> | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3 | _ | | | | | | | | | LVCMOS10H1 | 3, 4, 5 | 1.0, 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | 1.0 | | | | | | | | | LVCMOS10R <sup>1</sup> | 3, 4, 5 | 1.0, 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | _ | | | | | | | | | SSTL135_I, SSTL135_II <sup>3</sup> | 3, 4, 5 | 1.35 <sup>7</sup> | 1.35 | | | | | | | | | SSTL15_I, SSTL15_II <sup>3</sup> | 3, 4, 5 | 1.58 | 1.5 <sup>8</sup> | | | | | | | | | HSTL15_I <sup>3</sup> | 3, 4, 5 | 1.58 | 1.5 <sup>8</sup> | | | | | | | | | HSUL12 <sup>3</sup> | 3, 4, 5 | 1.2 | 1.2 | | | | | | | | | LVSTL_I, LVSTL_II <sup>3</sup> | 3, 4, 5 | 1.1 | 1.1 | | | | | | | | | MIPI D-PHY (LP Mode) <sup>6</sup> | 3, 4, 5 | 1.2 | 1.2 | | | | | | | | | Differential <sup>6</sup> | | | | | | | | | | | | LVDS | 3, 4, 5 | 1.2, 1.35, 1.5, 1.8 | 1.8 | | | | | | | | | LVDSE <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 2.5 | | | | | | | | | subLVDS | 3, 4, 5 | 1.2, 1.35, 1.5, 1.8 | _ | | | | | | | | | subLVDSE⁵ | 0, 1, 2, 6, 7 | _ | 1.8 | | | | | | | | | subLVDSEH <sup>5</sup> | 3, 4, 5 | _ | 1.8 | | | | | | | | | SLVS <sup>6</sup> | 3, 4, 5 | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 <sup>4</sup> | 1.2, 1.5, 1.84 | | | | | | | | | MIPI D-PHY (HS Mode) <sup>6</sup> | 3, 4, 5 | 1.1, 1.2 | 1.1, 1.2 | | | | | | | | | Standard | Cupport Ponks | V <sub>CCIO</sub> (Input) | V <sub>CCIO</sub> (Output) | |--------------------------------------|---------------|-----------------------------------|----------------------------| | Standard | Support Banks | Тур. | Тур. | | LVCMOS33D <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 3.3 | | LVTTL33D <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 3.3 | | LVCMOS25D <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 2.5 | | SSTL135D_I, SSTL135D_II <sup>5</sup> | 3, 4, 5 | 1.35 <sup>7</sup> , 1.5, 1.8 | 1.35 <sup>7</sup> | | SSTL15D_I, SSTL15D_II <sup>5</sup> | 3, 4, 5 | 1.5, 1.8 | 1.5 | | HSTL15D_I <sup>5</sup> | 3, 4, 5 | 1.5, 1.8 | 1.5 | | HSUL12D⁵ | 3, 4, 5 | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | 1.2 | | LVSTLD_I, LVSTLD_II <sup>5</sup> | 3, 4, 5 | 1.1 | 1.1 | #### Notes: - Single-ended input can mix into I/O Banks with V<sub>CCIO</sub> different from the standard requires due to some of these input standards use internal supply voltage source (V<sub>CC</sub>, V<sub>CCAUX</sub>) to power the input buffer, which makes them to be independent of V<sub>CCIO</sub> voltage. For more details, refer to sysI/O Usage Guide for Nexus Platform (FPGA-TN-02067). The following is a brief guideline to follow: - a. Weak pull-up on the I/O must be set to OFF. - b. Bank 3, Bank 4, and Bank 5 I/O can only mix into banks with V<sub>CCIO</sub> higher or equal than the pin standard, due to clamping diode on the pin in these banks. Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7 do not have this restriction. - c. LVCMOS25 uses V<sub>CCIO</sub> supply on input buffer in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. It can be supported with V<sub>CCIO</sub> = 3.3 V to meet the V<sub>IH</sub> and V<sub>IL</sub> requirements, but there is additional current drawn on V<sub>CCIO</sub>. Hysteresis has to be disabled when using 3.3 V supply voltage. - d. LVCMOS15 uses $V_{CCIO}$ supply on input buffer in Bank 3, Bank 4, and Bank 5. It can be supported with $V_{CCIO}$ = 1.8 V to meet the $V_{IH}$ and $V_{IL}$ requirements, but there is additional current drawn on $V_{CCIO}$ . - 2. Single-ended LVCMOS inputs can be mixed into I/O Banks with different V<sub>CCIO</sub>, providing weak pull-up not being used. For additional information on Mixed I/O in Bank V<sub>CCIO</sub>, refer to sysl/O Usage Guide for Nexus Platform (FPGA-TN-02067). - 3. These inputs use differential input comparator in Bank 3, Bank 4, and Bank 5. The differential input comparator uses V<sub>CCAUXH</sub> power supply. These inputs require the V<sub>REF</sub> pin to provide the reference voltage in the Bank. Refer to sysl/O Usage Guide for Nexus Platform (FPGA-TN-02067) for details. - 4. All differential inputs use differential input comparator in Bank 3, Bank 4, and Bank 5. The differential input comparator uses V<sub>CCAUXH</sub> power supply. There is no differential input signaling supported in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. - 5. These outputs are emulating differential output pair with single-ended output drivers with true and complement outputs driving on each of the corresponding true and complement output pair pins. The common mode voltage V<sub>CM</sub> is ½ × V<sub>CCIO</sub>. Refer to sysl/O Usage Guide for Nexus Platform (FPGA-TN-02067) for details. - 6. Soft MIPI D-PHY HS using sysl/O is supported with SLVS input and output that can be placed in banks with $V_{CCIO}$ voltage shown in SLVS. D-PHY with HS and LP modes supported needs to be placed in banks with $V_{CCIO}$ voltage = 1.2 V. Soft MIPI D-PHY LP input and output using sysl/O are supported with LVCMOS12. - 7. $V_{CCIO} = 1.35 \text{ V}$ is only supported in Bank 3, Bank 4, and Bank 5, for use with DDR3L interface in the bank. These Input and Output standards can fit into the same bank with the $V_{CCIO} = 1.35 \text{ V}$ . - 8. LVCMOS15 input uses V<sub>CCIO</sub> supply voltage. If V<sub>CCIO</sub> is 1.8 V, the DC levels for LVCMOS15 are still met, but there could be increase in input buffer current. # 3.11. sysI/O Single-Ended DC Electrical Characteristics Table 3.14. sysI/O DC Electrical Characteristics – Wide Range I/O (Over Recommended Operating Conditions) | Innut/Outnut | | V <sub>IL</sub> <sup>1</sup> | VII | н <sup>1</sup> | V May | V N4:m2 | | | |--------------------------|------------|------------------------------|--------------------------|--------------------|----------------------------|-----------------------------|--------------------------------------------|----------------------------------------------------| | Input/Output<br>Standard | Min<br>(V) | Max (V) | Min (V) | Max (V) | V <sub>OL</sub> Max<br>(V) | V <sub>OH</sub> Min²<br>(V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | | LVTTL33<br>LVCMOS33 | ı | 0.8 | 2.0 | 3.465 <sup>5</sup> | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4, 8, 12,<br>16,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>-12, -16,<br>"50RS" <sup>3</sup> | | LVCMOS25 | I | 0.7 | 1.7 | 3.465 <sup>5</sup> | 0.4 | V <sub>CCIO</sub> – 0.45 | 2, 4, 8, 10,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>-10,<br>"50RS" <sup>3</sup> | | LVCMOS18 | 1 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | 3.465 <sup>5</sup> | 0.4 | V <sub>CCIO</sub> – 0.45 | 2, 4, 8,<br>"50RS" <sup>3</sup> | −2, −4,<br>−8,<br>"50RS"³ | | LVCMOS15 | 1 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | 3.465 <sup>5</sup> | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4 | -2, -4 | | LVCMOS12 | _ | $0.35 \times V_{CCIO}$ | 0.65 × V <sub>CCIO</sub> | 3.465 <sup>5</sup> | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4 | -2, -4 | | LVCMOS10 | _ | $0.35 \times V_{CCIO}$ | 0.65 × V <sub>CCIO</sub> | 3.465 <sup>5</sup> | No O/P Support | | | | ### Notes: - 1. V<sub>CCIO</sub> for input level refers to the supply rail level associated with a given input standard. - 2. V<sub>CCIO</sub> for the output levels refer to the V<sub>CCIO</sub> of the CertusPro-NX device. - 3. Selecting "50RS" in driver strength is to select 50 $\Omega$ series impedance driver. - 4. For electro-migration, the combined DC current sourced or sinked by I/O pads between two consecutive V<sub>CCIO</sub> or GND pad connections, or between the last V<sub>CCIO</sub> or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n × 8 mA. n is the number of I/O pads between the two consecutive bank V<sub>CCIO</sub> or GND connections or between the last V<sub>CCIO</sub> and GND in a bank and the end of a bank. I/O Grouping can be found in the Data Sheet Pin Summary Tables, which can also be generated from the Lattice Radiant software. - 5. If the input clamp is OFF, V<sub>IH</sub> (Max) in Banks 0, 1, 2, 6, and 7 can go up to 3.465 V. Otherwise, the input voltage cannot be higher than V<sub>CCIO</sub> + 0.3 V. Table 3.15. sysI/O DC Electrical Characteristics – High Performance I/O (Over Recommended Operating Conditions) | Input/Output | | V <sub>IL</sub> 1 | VIII | H <sup>1</sup> | V <sub>OL</sub> Max (V) | V <sub>OH</sub> Min² (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | |--------------|---------|--------------------------|--------------------------|-------------------------|---------------------------|--------------------------|-------------------------------------|-----------------------------------------------| | Standard | Min (V) | Max (V) | Min (V) | Max (V) | V <sub>OL</sub> IVIAX (V) | VOH WIIII (V) | OH WITH (V) IOL (IIIA) | | | LVCMOS18H | I | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.4 | V <sub>CCIO</sub> – 0.45 | 2, 4, 8, 12,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>-12,<br>"50RS" <sup>3</sup> | | LVCMOS15H | _ | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4, 8,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8, "50RS" <sup>3</sup> | | LVCMOS12H | _ | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4, 8,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8, "50RS" <sup>3</sup> | | LVCMOS10H | 1 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.27 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 2, 4 | -2, -4 | | SSTL15_I | 1 | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.1 | V <sub>CCIO</sub> + 0.3 | 0.30 | V <sub>CCIO</sub> – 0.30 | 7.5 | -7.5 | | SSTL15_II | 1 | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.1 | V <sub>CCIO</sub> + 0.3 | 0.30 | V <sub>CCIO</sub> – 0.30 | 8.8 | -8.8 | | HSTL15_I | 1 | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.1 | V <sub>CCIO</sub> + 0.3 | 0.40 | V <sub>CCIO</sub> - 0.40 | 8 | -8 | | SSTL135_I | 1 | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09 | V <sub>CCIO</sub> + 0.3 | 0.27 | V <sub>CCIO</sub> – 0.27 | 6.75 | -6.75 | | SSTL135_II | _ | $V_{REF} - 0.09$ | V <sub>REF</sub> + 0.09 | V <sub>CCIO</sub> + 0.3 | 0.27 | V <sub>CCIO</sub> – 0.27 | 8 | -8 | | LVCMOS10R | 1 | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10 | V <sub>CCIO</sub> + 0.3 | _ | _ | | _ | | HSUL12 | _ | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10 | V <sub>CCIO</sub> + 0.3 | 0.3 | V <sub>CCIO</sub> – 0.3 | 8.0, 7.5, 6.25,<br>5 | -8.0,<br>-7.5,<br>-6.25, -5 | | Input/Output | V <sub>IL</sub> 1 | | V <sub>IH</sub> <sup>1</sup> | | V <sub>OL</sub> Max (V) | V <sub>OH</sub> Min² (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | | |--------------|-------------------|--------------------------|------------------------------|-------------------------|-------------------------|--------------------------|----------------------|---------------------------|--| | Standard | Min (V) | Max (V) | Min (V) | Max (V) | VOL IVIAX (V) | VOH WIIII (V) | IOL (IIIA) | IOH (IIIA) | | | LVSTL_I | -0.2 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.2 | 0.1 × V <sub>CCIO</sub> | 0.3 × V <sub>CCIO</sub> | 2, 4, 6, 8, 10 | -2, -4,<br>-6, -8,<br>-10 | | | LVSTL_II | -0.2 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.2 | 0.1 × V <sub>CCIO</sub> | 0.36 × V <sub>CCIO</sub> | 4, 6 | -4, -6 | | ### Notes: - 1. V<sub>CCIO</sub> for input level refers to the supply rail level associated with a given input standard. - V<sub>CCIO</sub> for the output levels refer to the V<sub>CCIO</sub> of the CertusPro-NX device. - 3. Select "50RS" in driver strength is selecting the $50\Omega$ series impedance driver. - 4. For electro-migration, the combined DC current sourced or sinked by I/O pads between two consecutive V<sub>CCIO</sub> or GND pad connections, or between the last V<sub>CCIO</sub> or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n × 8 mA. n is the number of I/O pads between the two consecutive bank V<sub>CCIO</sub> or GND connections or between the last V<sub>CCIO</sub> and GND in a bank and the end of a bank. I/O Grouping can be found in the Data Sheet Pin Summary Tables, which can also be generated from the Lattice Radiant software. Table 3.16. I/O Resistance Characteristics (Over Recommended Operating Conditions) | able 5120 if 6 hesistance characteristics (6 fer heconimenaed operating conditions) | | | | | | | | | | |-------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|------|---|--|--|--| | Parameter | Description | Min | Тур | Max | Unit | | | | | | 50RS | Output Drive Resistance when 50RS<br>Drive Strength Selected | V <sub>CCIO</sub> = 1.8 V, 2.5 V, or 3.3 V | _ | 50 | _ | Ω | | | | | R <sub>DIFF</sub> | Input Differential Termination<br>Resistance | Bank 3, Bank 4, and Bank 5, for I/O selected to be differential | ı | 100 | _ | Ω | | | | | | | | 36 | 40 | 64 | | | | | | SE Input | Input Single Ended Termination | Bank 3, Bank 4, and Bank 5 for I/O | 46 | 50 | 80 | | | | | | Termination | Resistance | selected to be Single Ended | 56 | 60 | 96 | Ω | | | | | | | | 71 | 75 | 120 | | | | | Table 3.17. V<sub>IN</sub> Maximum Overshoot/Undershoot Allowance – Wide Range<sup>1, 2</sup> | AC Voltage Overshoot | % of UI at -40 °C to 100 °C | AC Voltage Undershoot | % of UI at -40 °C to 100 °C | |-------------------------|-----------------------------|-----------------------|-----------------------------| | V <sub>CCIO</sub> + 0.4 | 100.0% | -0.4 | 100.0% | | V <sub>CCIO</sub> + 0.5 | 100.0% | -0.5 | 44.2% | | V <sub>CCIO</sub> + 0.6 | 94.0% | -0.6 | 10.1% | | V <sub>CCIO</sub> + 0.7 | 21.0% | -0.7 | 1.3% | | V <sub>CCIO</sub> + 0.8 | 10.2% | -0.8 | 0.3% | | V <sub>CCIO</sub> + 0.9 | 2.5% | -0.9 | 0.1% | ### Notes: - 1. The peak overshoot or undershoot voltage and the duration above V<sub>CCIO</sub> + 0.2 V or below GND 0.2 V must not exceed the values in this table. - 2. For UI less than 20 $\mu$ s. Table 3.18. V<sub>IN</sub> Maximum Overshoot/Undershoot Allowance - High Performance<sup>1, 2</sup> | AC Voltage Overshoot | % of UI at -40 °C to 100 °C | AC Voltage Undershoot | % of UI at -40 °C to 100 °C | |-------------------------|-----------------------------|-----------------------|-----------------------------| | V <sub>CCIO</sub> + 0.5 | 100.0% | -0.5 | 100.0% | | V <sub>CCIO</sub> + 0.6 | 47.3% | -0.6 | 47.3% | | V <sub>CCIO</sub> + 0.7 | 10.9% | -0.7 | 10.9% | | V <sub>CCIO</sub> + 0.8 | 2.7% | -0.8 | 2.7% | | V <sub>CCIO</sub> + 0.9 | 0.7% | -0.9 | 0.7% | ### Notes: - The peak overshoot or undershoot voltage and the duration above V<sub>CCIO</sub> + 0.2 V or below GND 0.2 V must not exceed the values in this table. - 2. For UI less than 20 $\mu$ s. © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. # 3.12. sysI/O Differential DC Electrical Characteristics ### 3.12.1. LVDS LVDS input buffer on CertusPro-NX device is operating with $V_{CCAUX} = 1.8 \text{ V}$ , and the LVDS input voltage cannot exceed the $V_{CCIO}$ voltage of the related bank. LVDS output buffer is powered by the Bank $V_{CCIO}$ at 1.8 V. LVDS can only be supported in Bank 3, Bank 4, and Bank 5. LVDS25 output can be emulated with LVDS25E in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This is described in the LVDS25E (Output Only) section. Table 3.19. LVDS DC Electrical Characteristics (Over Recommended Operating Conditions)<sup>1</sup> | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |------------------------|------------------------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------------------|------| | $V_{INP}$ , $V_{INM}$ | Input Voltage | _ | 0 | _ | 1.60 <sup>3</sup> | V | | V <sub>ICM</sub> | Input Common Mode Voltage | Half the sum of the two Inputs | 0.05 | _ | 1.55 <sup>2</sup> | V | | $V_{THD}$ | Differential Input Threshold | Difference between the two Inputs | ±100 | _ | _ | mV | | I <sub>IN</sub> | Input Current | Power On or Power Off | _ | _ | ±10 | μΑ | | $V_{OH}$ | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | $R_T = 100 \Omega$ | _ | 1.425 | 1.60 | V | | V <sub>OL</sub> | Output Low Voltage for V <sub>OP</sub> or V <sub>OM</sub> | $R_T = 100 \Omega$ | 0.9 V | 1.075 | _ | V | | V <sub>OD</sub> | Output Voltage Differential | $(V_{OP} - V_{OM})$ , $R_T = 100 \Omega$ | 250 | 350 | 450 | mV | | $\Delta V_{\text{OD}}$ | Change in V <sub>OD</sub> Between High and Low | _ | _ | _ | 50 | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \Omega$ | 1.125 | 1.25 | 1.375 | V | | $\Delta V_{OCM}$ | Change in V <sub>OCM</sub> , V <sub>OCM</sub> (Max) – V <sub>OCM</sub> (Min) | _ | _ | _ | 50 | mV | | I <sub>SAB</sub> | Output Short Circuit Current | V <sub>OD</sub> = 0 V Driver outputs shorted to each other | _ | _ | 12 | mA | | $\Delta V_{OS}$ | Change in V <sub>OS</sub> between H and L | _ | _ | _ | 50 | mV | ### Notes: - 1. LVDS input or output are supported in Bank 3, Bank 4, and Bank 5. LVDS input uses $V_{CCAUXH}$ on the differential input comparator, and can be located in any $V_{CCIO}$ voltage bank. LVDS output uses $V_{CCIO}$ on the differential output driver, and can only be located in bank with $V_{CCIO} = 1.8 \text{ V}$ . - 2. V<sub>ICM</sub> is depending on VID, input differential voltage, so the voltage on pin cannot exceed V<sub>INP/INM</sub>(Min/Max) requirements. V<sub>ICM</sub>(Min) = V<sub>INP/INM</sub>(Min) + ½V<sub>ID</sub>, V<sub>ICM</sub>(Max) = V<sub>INP/INM</sub>(Max) ½V<sub>ID</sub>. Values in the table are based on minimum V<sub>ID</sub> of +/- 100 mV. - 3. $V_{INP/INM}(Max)$ must be less than or equal to $V_{CCIO}$ in all cases. ## 3.12.2. LVDS25E (Output Only) Three sides of the CertusPro-NX devices, Top, Left and Right, support LVDS25 outputs with emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3.2 is one possible solution for point-to-point signals. Table 3.20. LVDS25E DC Conditions | Parameter | Description | Typical | Unit | |-------------------|--------------------------------|---------|------| | V <sub>CCIO</sub> | Output Driver Supply (±5%) | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 20 | Ω | | R <sub>S</sub> | Driver Series Resistor (±1%) | 158 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (±1%) | 140 | Ω | | R <sub>T</sub> | Receiver Termination (±1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.43 | V | | V <sub>OL</sub> | Output Low Voltage | 1.07 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.35 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | V | | Z <sub>BACK</sub> | Back Impedance | 100.5 | Ω | | I <sub>DC</sub> | DC Output Current | -6.03 | mA | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 3.2. LVDS25E Output Termination Example ## 3.12.3. SubLVDS (Input Only) SubLVDS is a reduced-voltage form of LVDS signaling, very similar to LVDS (Figure 3.3). It is a standard used in many camera types of applications. Similar to LVDS, the CertusPro-NX devices can support the subLVDS input signaling with the same LVDS input buffer, and the subLVDS input voltage cannot exceed the $V_{CCIO}$ voltage of the related bank. The output for subLVDS is implemented in subLVDSE/subLVDSEH with a pair of LVCMOS18 output drivers. See the SubLVDSE/SubLVDSEH (Output Only) section for more details. Table 3.21. SubLVDS Input DC Electrical Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max <sup>1</sup> | Unit | |------------------|--------------------------------------|--------------------------------|-----|-----|------------------|------| | V <sub>ID</sub> | Input Differential Threshold Voltage | Over V <sub>ICM</sub> range | 70 | 150 | 200 | mV | | V <sub>ICM</sub> | Input Common Mode Voltage | Half the sum of the two Inputs | 0.4 | 0.9 | 1.4 | V | ### Note: 1. $V_{ICM}$ + $\frac{1}{2}V_{ID}$ cannot exceed the bank $V_{CCIO}$ in all cases. Figure 3.3. SubLVDS Input Interface ## 3.12.4. SubLVDSE/SubLVDSEH (Output Only) SubLVDS output uses a pair of LVCMOS18 drivers with True and Complement outputs (Figure 3.4). The V<sub>CCIO</sub> of the bank used for subLVDSE or subLVDSEH needs to be powered by 1.8 V. SubLVDSE is for Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7; and subLVDSEH is for Bank 3, Bank 4, and Bank 5. Performance of the subLVDSE/subLVDSEH driver is limited to the performance of LVCMOS18. © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Table 3.22. SubLVDS Output DC Electrical Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |------------------|-----------------------------------|---------------------------------|-----|-----|-----|------| | V <sub>OD</sub> | Output Differential Voltage Swing | _ | _ | 150 | _ | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | Half the sum of the two Outputs | _ | 0.9 | _ | V | Figure 3.4. SubLVDS Output Interface ## 3.12.5. SLVS Scalable Low-Voltage Signaling (SLVS) is based on a point-to-point signaling method defined in the JEDEC JESD8-13 (SLVS-400) standard. This standard evolved from the traditional LVDS standard with smaller voltage swings and a lower common-mode voltage. The 200 mV (400 mV p-p) SLVS swing contributes to a reduction in power. The CertusPro-NX devices receive SLVS differential input with the LVDS input buffer (Table 3.23). This LVDS input buffer is designed to cover a wide input common mode range that can meet the SLVS input standard specified by the JEDEC standard. Table 3.23. SLVS Input DC Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |------------------|--------------------------------------|-----------------------------|-----|-----|-----|------| | V <sub>ID</sub> | Input Differential Threshold Voltage | Over V <sub>ICM</sub> range | 70 | - | - | mV | | V <sub>ICM</sub> | Input Common Mode Voltage | Half the sum of the two | 70 | 200 | 330 | mV | The SLVS output on the CertusPro-NX device is supported with the LVDS drivers found in Bank 3, Bank 4, and Bank 5. The LVDS driver on the CertusPro-NX device is a current controlled driver (Figure 3.5). It can be configured as LVDS driver or configured with the 100 $\Omega$ differential termination with center-tap set to $V_{OCM}$ at 200 mV. This means the differential output driver can be placed into bank with $V_{CCIO}$ = 1.2 V, 1.5 V, or 1.8 V, even if it is powered by $V_{CCIO}$ . See Table 3.24 for more details. Table 3.24. SLVS Output DC Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------|-----------------------------------|---------------------------------|------|------------------|------|------| | V <sub>CCIO</sub> | Bank V <sub>CCIO</sub> | _ | -5% | 1.2, 1.5,<br>1.8 | +5% | > | | V <sub>OD</sub> | Output Differential Voltage Swing | _ | 140 | 200 | 270 | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | Half the sum of the two Outputs | 150 | 200 | 250 | mV | | Z <sub>os</sub> | Single-Ended Output Impedance | _ | 37.5 | 50 | 62.5 | Ω | Figure 3.5. SLVS Interface ## 3.12.6. Soft MIPI D-PHY When Soft D-PHY is implemented inside the FPGA logic, the I/O interface needs to use sysI/O buffers to connect to external D-PHY pins. The CertusPro-NX sysI/O provides support for SLVS, as described in SLVS section, plus the LVCMOS12 input/output buffers together to support the High Speed (HS) and Low Power (LP) modes as defined in MIPI Alliance Specification for D-PHY. To support MIPI D-PHY with SLVS (LVDS) and LVCMOS12, the bank $V_{\text{CCIO}}$ cannot be set to 1.5 V or 1.8 V. It must connect to 1.2 V, or 1.1 V (Figure 3.6). All other DC parameters are the same as listed in SLVS section. DC parameters for the LP driver and receiver are the same as listed in LVCMOS12. Figure 3.6. MIPI Interface Table 3.25. Soft D-PHY Input Timing and Levels | Symbol | Description | Conditions | Min | Тур | Max | Unit | |------------------------------|-------------------------------------------------------------|------------|-----|-----|-----|------| | High Speed (D | oifferential) Input DC Specifications | | | | | | | V <sub>CMRX(DC)</sub> | Common-mode Voltage in High-Speed Mode | _ | 70 | _ | 330 | mV | | V <sub>IDTH</sub> | Differential Input HIGH Threshold | _ | 70 | _ | 1 | mV | | V <sub>IDTL</sub> | Differential Input LOW Threshold | _ | _ | _ | -70 | mV | | V <sub>IHHS</sub> | Input HIGH Voltage (for HS mode) | _ | _ | _ | 460 | mV | | V <sub>ILHS</sub> | Input LOW Voltage | _ | -40 | _ | _ | mV | | V <sub>TERM-EN</sub> | Single-ended voltage for HS Termination Enable <sup>4</sup> | _ | _ | _ | 450 | mV | | Z <sub>ID</sub> | Differential Input Impedance | _ | 80 | 100 | 125 | Ω | | High Speed (D | offerential) Input AC Specifications | | | | | | | $\Delta V_{CMRX(HF)}^{1}$ | Common-mode Interference (>450 MHz) | _ | _ | _ | 100 | mV | | $\Delta V_{CMRX(LF)}^{2, 3}$ | Common-mode Interference (50 MHz - 450 MHz) | _ | -50 | _ | 50 | mV | | С <sub>СМ</sub> | Common-mode Termination | _ | | | 60 | pF | | Low Power (S | ingle-Ended) Input DC Specifications | | | | | | | V <sub>IH</sub> | Low Power Mode Input HIGH Voltage | _ | 740 | _ | _ | mV | | V <sub>IL</sub> | Low Power Mode Input LOW Voltage | _ | _ | _ | 480 | mV | | V <sub>IL-ULP</sub> | Ultra Low Power Input LOW Voltage | _ | _ | _ | 300 | mV | | V <sub>HYST</sub> | Low Power Mode Input Hysteresis | _ | 25 | _ | _ | mV | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Symbol | Description | Conditions | Min | Тур | Max | Unit | |------------------------------|------------------------------|------------|-----|-----|-----|------| | $\mathbf{e}_{ extsf{spike}}$ | Input Pulse Rejection | _ | 1 | 1 | 300 | V∙ps | | T <sub>MIN-RX</sub> | Minimum Pulse Width Response | _ | 20 | _ | _ | ns | | V <sub>INT</sub> | Peak Interference Amplitude | _ | _ | _ | 200 | mV | | f <sub>INT</sub> | Interference Frequency | _ | 450 | _ | _ | MHz | - 1. This is peak amplitude of sine wave modulated to the receiver inputs. - 2. Input common-mode voltage difference compared to average common-mode voltage on the receiver inputs. - 3. Exclude any static ground shift of 50 mV. - 4. High Speed Differential $R_{TERM}$ is enabled when both $D_P$ and $D_N$ are below this voltage. ## Table 3.26. Soft D-PHY Output Timing and Levels | Symbol | Description | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------|------|-----|-------|-------------------| | High Speed ( | Differential) Output DC Specifications | | | | | | | V <sub>CMTX</sub> | Common-mode Voltage in High Speed Mode | _ | 150 | 200 | 250 | mV | | ΔV <sub>CMTX(1,0)</sub> | V <sub>CMTX</sub> Mismatch Between Differential HIGH and LOW | _ | _ | _ | 7 | mV | | V <sub>OD</sub> | Output Differential Voltage | D-PHY-P – D-PHY-N | 140 | 200 | 270 | mV | | $ \Delta V_{OD} $ | V <sub>OD</sub> Mismatch Between Differential HIGH and LOW | _ | _ | _ | 25 | mV | | V <sub>OHHS</sub> | Single-Ended Output HIGH Voltage | _ | _ | _ | 410 | mV | | Zos | Single Ended Output Impedance | _ | 37.5 | 50 | 80 | Ω | | ΔZ <sub>OS</sub> | Z <sub>OS</sub> mismatch | _ | _ | _ | 20 | % | | High Speed ( | Differential) Output AC Specifications | | | | | | | $\Delta V_{CMTX(LF)}$ | Common-Mode Variation, 50 MHz – 450 MHz | _ | _ | _ | 25 | mV <sub>RMS</sub> | | $\Delta V_{CMTX(HF)}$ | Common-Mode Variation, above 450 MHz | _ | _ | _ | 15 | mV <sub>RMS</sub> | | _ | Output 200/ 000/ Pice Time | $0.08 \text{ Gbps} \le t_R \le 1.00 \text{ Gbps}$ | _ | _ | 0.30 | UI | | t <sub>R</sub> Output 20% - 80% Rise Time | | 1.00 Gbps < t <sub>R</sub> ≤ 1.50 Gbps | _ | _ | 0.434 | UI | | | Output 200/ 200/ Fall Time | $0.08 \text{ Gbps} \le t_F \le 1.00 \text{ Gbps}$ | _ | _ | 0.30 | UI | | t <sub>F</sub> | Output 80% - 20% Fall Time | 1.00 Gbps < t <sub>F</sub> ≤ 1.50 Gbps | _ | _ | 0.419 | UI | | Low Power ( | Single-Ended) Output DC Specifications | | | | | | | V <sub>OH</sub> | Low Power Mode Output HIGH Voltage | 0.08 Gbps – 1.5 Gbps | 1.07 | 1.2 | 1.3 | V | | V <sub>OL</sub> | Low Power Mode Input LOW Voltage | _ | -50 | _ | 50 | mV | | Z <sub>OLP</sub> | Output Impedance in Low Power Mode | _ | 110 | _ | _ | Ω | | Low Power ( | Single-Ended) Output AC Specifications | | | | | | | t <sub>RLP</sub> | 15% - 85% Rise Time | _ | _ | _ | 25 | ns | | t <sub>FLP</sub> | 85% - 15% Fall Time | _ | _ | _ | 25 | ns | | t <sub>REOT</sub> | HS – LP Mode Rise and Fall Time, 30% - 85% | _ | _ | _ | 35 | ns | | T <sub>LP-PULSE-TX</sub> | Pulse Width of the LP Exclusive-OR Clock | First LP XOR clock pulse<br>after STOP state or Last<br>pulse before STOP state | 40 | _ | _ | ns | | | | All other pulses | 20 | _ | _ | ns | | T <sub>LP-PER-TX</sub> | Period of the LP Exclusive-OR Clock | _ | 90 | _ | _ | ns | | $C_{LOAD}$ | Load Capacitance | _ | 0 | _ | 70 | pF | ### Table 3.27. Soft D-PHY Clock Signal Specification | Symbol | Description | Conditions | Min | Тур | Max | Unit | |---------------------|--------------------|----------------------|------|-----|------|------| | Clock Signal Spec | ification | | | | | | | UI<br>Instantaneous | UI <sub>INST</sub> | - | _ | _ | 12.5 | ns | | III Variation | ALII | UI≥1 ns | -10% | _ | 10% | UI | | UI Variation | ΔUΙ | 0.667 ns < UI < 1 ns | -5% | _ | 5% | UI | #### Table 3.28. Soft D-PHY Data-Clock Timing Specifications | Symbol | Description | Conditions | Min | Тур | Max | Unit | | |----------------------------------|-----------------------------|--------------------------------------------------------------------|-------|-----|------|--------------------|--| | Data-Clock Timing Specifications | | | | | | | | | T <sub>SKEW[TX]</sub> D | Data to Clock Skew | 0.08 Gbps ≤ T <sub>SKEW[TX]</sub> ≤ 1.00 Gbps | | _ | 0.15 | UI <sub>INST</sub> | | | | Data to Clock Skew | 1.00 Gbps < T <sub>SKEW[TX]</sub> ≤ 1.50 Gbps | -0.20 | 1 | 0.20 | UI <sub>INST</sub> | | | _ | Input Data Setup Before CLK | $0.08 \text{ Gbps} \le T_{\text{SETUP[RX]}} \le 1.00 \text{ Gbps}$ | 0.15 | _ | _ | UI | | | T <sub>SETUP[RX]</sub> | input Data Setup Before CEK | 1.00 Gbps < T <sub>SETUP[RX]</sub> ≤ 1.50 Gbps | 0.20 | 1 | 1 | UI | | | T <sub>HOLD[RX]</sub> | Janut Data Hold After CIV | $0.08 \text{ Gbps} \le T_{\text{HOLD[RX]}} \le 1.00 \text{ Gbps}$ | 0.15 | _ | _ | UI | | | | Input Data Hold After CLK | 1.00 Gbps < T <sub>HOLD[RX]</sub> ≤ 1.50 Gbps | 0.20 | _ | _ | UI | | ## 3.12.7. Differential HSTL15D (As Output) Differential HSTL outputs are implemented as a pair of complementary single-ended HSTL outputs. ### 3.12.8. Differential SSTL135D, SSTL15D (As Output) Differential SSTL is used for differential clock in DDR3/DDR3L memory interface. All differential SSTL outputs are implemented as a pair of complementary single-ended SSTL outputs. All allowable single-ended output classes (class I and class II) are supported. ## 3.12.9. Differential HSUL12D (As Output) Differential HSUL is used for differential clocks in LPDDR2 memory interface. All differential HSUL outputs are implemented as a pair of complementary single-ended HSUL12 outputs. All allowable single-ended drive strengths are supported. ### 3.12.10. Differential LVSTLD (As Output) Differential LVSTL is used for differential clock in LPDDR4 memory interface. All differential LVSTL outputs are implemented as a pair of complementary single-ended LVSTL outputs. All allowable single-ended drive strengths are supported. ### 3.12.11. Differential LVCMOS25D, LVCMOS33D, LVTTL33D (As Output) Differential LVCMOS and LVTTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output drive strengths are supported. # 3.13. Maximum sysl/O Buffer Speed Over recommended operating conditions. Table 3.29. Maximum I/O Buffer Speed<sup>1, 2, 3, 4, 7</sup> | Buffer | Description | Banks | Max | Unit | |---------------------------------|-------------------------------------------------------------------------------------|---------------|-------|----------| | Maximum sysl/O Input Frequency | | | | | | Single-Ended | | | | | | LVCMOS33 | LVCMOS33, V <sub>CCIO</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVTTL33 | LVTTL33, V <sub>CCIO</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS25 | LVCMOS25, V <sub>CCIO</sub> = 2.5 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS18 <sup>5</sup> | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS18H | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 3, 4, 5 | 200 | MHz | | LVCMOS15 <sup>5</sup> | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 0, 1, 2, 6, 7 | 100 | MHz | | LVCMOS15H <sup>5</sup> | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 150 | MHz | | LVCMOS12 <sup>5</sup> | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 0, 1, 2, 6, 7 | 50 | MHz | | LVCMOS12H <sup>5</sup> | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 100 | MHz | | LVCMOS10 <sup>5</sup> | LVCMOS 1.0, V <sub>CCIO</sub> = 1.2 V | 0, 1, 2, 6, 7 | 50 | MHz | | LVCMOS10H <sup>5</sup> | LVCMOS 1.0, V <sub>CCIO</sub> = 1.0 V | 3, 4, 5 | 50 | MHz | | LVCMOS10R | LVCMOS 1.0, V <sub>CCIO</sub> independent | 3, 4, 5 | 50 | MHz | | SSTL15_I, SSTL15_II | SSTL_15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 1066 | Mbps | | SSTL135_I, SSTL135_II | SSTL_135, V <sub>CCIO</sub> = 1.35 V | 3, 4, 5 | 1066 | Mbps | | LVSTL_I, LVSTL_II | LVSTL, V <sub>CCIO</sub> = 1.1 V | 3, 4, 5 | 1066 | Mbps | | HSUL12 | HSUL 12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 1066 | Mbps | | HSTL15 | HSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 250 | Mbps | | MIPI D-PHY (LP Mode) | MIPI, Low Power Mode, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 10 | Mbps | | Differential | , , , , , , | | | <u>'</u> | | LVDS | LVDS, V <sub>CCIO</sub> independent | 3, 4, 5 | 1250 | Mbps | | subLVDS | subLVDS, V <sub>CCIO</sub> independent | 3, 4, 5 | 1250 | Mbps | | | SLVS similar to MIPI HS, V <sub>CCIO</sub> independent caBGA256, csBGA289, caBGA400 | 3, 4, 5 | 1250 | Mbps | | SLVS | SLVS similar to MIPI HS, V <sub>CCIO</sub> independent csfBGA121 | 3, 4, 5 | 1500 | Mbps | | | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup> Wire Bond package | 3, 4, 5 | 1250 | Mbps | | MIPI D-PHY (HS Mode) | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup> Flip Chip package | 3, 4, 5 | 15008 | Mbps | | SSTL15D | Differential SSTL15, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | SSTL135D | Differential SSTL135, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | LVSTLD_I, LVSTLD_II | Differential LVSTL, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | HUSL12D | Differential HSUL12, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | HSTL15D | Differential HSTL15, V <sub>CCIO</sub> independent | 3, 4, 5 | 250 | Mbps | | Maximum sysl/O Output Frequency | 1 | | | <u>'</u> | | Single-Ended | | | | | | LVCMOS33 (all drive strengths) | LVCMOS33, V <sub>CCIO</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS33 (RS50) | LVCMOS33, $V_{CCIO} = 3.3 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | LVTTL33 (all drive strengths) | LVTTL33, V <sub>CCIO</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVTTL33 (RS50) | LVTTL33, $V_{CCIO} = 3.3 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS25 (all drive strengths) | LVCMOS25, V <sub>CCIO</sub> = 2.5 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS25 (RS50) | LVCMOS25, $V_{CCIO} = 2.5 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | Buffer | Description | Banks | Max | Unit | |---------------------------------|------------------------------------------------------------------------------------|---------------|-------------------|------| | LVCMOS18 (all drive strengths) | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS18 (RS50) | LVCMOS18, $V_{CCIO} = 1.8 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS18H (all drive strengths) | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 3, 4, 5 | 200 | MHz | | LVCMOS18H (RS50) | LVCMOS18, $V_{CCIO} = 1.8 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 3, 4, 5 | 200 | MHz | | LVCMOS15 (all drive strengths) | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 0, 1, 2, 6, 7 | 100 | MHz | | LVCMOS15H (all drive strengths) | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 150 | MHz | | LVCMOS12 (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 0, 1, 2, 6, 7 | 50 | MHz | | LVCMOS12H (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 100 | MHz | | LVCMOS10H (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 50 | MHz | | SSTL15_I, SSTL15_II | SSTL_15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 1066 | Mbps | | SSTL135_I, SSTL135_II | SSTL_135, V <sub>CCIO</sub> = 1.35 V | 3, 4, 5 | 1066 | Mbps | | LVSTL_I, LVSTL_II | LVSTL, V <sub>CCIO</sub> = 1.1 V | 3, 4, 5 | 1066 | Mbps | | HSUL12 (all drive strengths) | HSUL_12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 1066 | Mbps | | HSTL15 | HSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 250 | Mbps | | MIPI D-PHY (LP Mode) | MIPI, Low Power Mode, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 10 | Mbps | | Differential | | | | | | LVDS | LVDS, V <sub>CCIO</sub> = 1.8 V | 3, 4, 5 | 1250 | Mbps | | LVDS25E <sup>6</sup> | LVDS25, Emulated, V <sub>CCIO</sub> = 2.5 V | 0, 1, 2, 6, 7 | 400 | Mbps | | SubLVDSE <sup>6</sup> | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 0, 1, 2, 6, 7 | 400 | Mbps | | SubLVDSEH <sup>6</sup> | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 3, 4, 5 | 800 | Mbps | | SLVS | SLVS similar to MIPI, V <sub>CCIO</sub> = 1.2 V<br>caBGA256, csBGA289, caBGA400 | 3, 4, 5 | 1250 | Mbps | | SLVS | SLVS similar to MIPI, V <sub>CCIO</sub> = 1.2 V<br>csfBGA121 | 3, 4, 5 | 1500 | Mbps | | MIDLD DILY/LIS Mode) | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup><br>Wire Bond package | 3, 4, 5 | 1250 | Mbps | | MIPI D-PHY (HS Mode) | MIPI, High Speed Mode, $V_{CCIO} = 1.2 \text{ V}^3$<br>Flip Chip package | 3, 4, 5 | 1500 <sup>8</sup> | Mbps | | SSTL15D | Differential SSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 1066 | Mbps | | SSTL135D | Differential SSTL135, V <sub>CCIO</sub> = 1.35 V | 3, 4, 5 | 1066 | Mbps | | LVSTLD | Differential LVSTL, V <sub>CCIO</sub> = 1.1 V | 3, 4, 5 | 1066 | Mbps | | HUSL12D | Differential HSUL12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 1066 | Mbps | | HSTL15D | Differential HSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 250 | Mbps | - 1. Maximum I/O speed is the maximum switching rate of the I/O operating within the guidelines of the defining standard. The actual interface speed performance using the I/O also depends on other factors, such as internal and external timing. - 2. These numbers are characterized but not tested on every device. - 3. Performance is specified in MHz, as defined in clock rate when the sysl/O is used as pin. For data rate performance in the DDR application, this can be converted to Mbps, which equals to 2 times the clock rate. For the data rate performance in SDR, the clock rate equals to the data rate. - 4. LVCMOS and LVTTL are measured with load specified in Table 3.51. - 5. These LVCMOS inputs can be placed in different V<sub>CCIO</sub> voltage. Performance may vary. Please refer to Lattice Design software. - 6. These emulated outputs performance is based on externally properly terminated as described in the LVDS25E (Output Only) and SubLVDSE/SubLVDSEH (Output Only) sections. - 7. All speeds are measured with fast slew. - 8. Subject to verification when package becomes available. # 3.14. Typical Building Block Function Performance Following building block functions (Table 3.30 and Table 3.31) can be generated using Lattice Design Software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device. Table 3.30. Pin-to-Pin Performance<sup>1</sup> | Function | Typ. @ VCC = 1.0 V | Unit | |---------------------------------------------------------------------|--------------------|------| | 16-bit Decoder (I/O configured with LVCMOS18, Left and Right Banks) | 5.5 | ns | | 16-bit Decoder (I/O configured with HSTL15_I, Bottom Banks) | 5.1 | ns | | 16:1 Mux (I/O configured with LVCMOS18, Left and Right Banks) | 6 | ns | | 16:1 Mux (I/O configured with HSTL15_I, Bottom Banks) | 6.1 | ns | #### Note: Table 3.31. Register-to-Register Performance<sup>1, 3, 4</sup> | Function | Typ. @ VCC = 1.0 V | Unit | |--------------------------------------------------------------------------|--------------------|------| | Basic Functions | <u> </u> | | | 16-bit Adder | 500 <sup>2</sup> | MHz | | 32-bit Adder | 496 | MHz | | 16-bit Counter | 402 | MHz | | 32-bit Counter | 371 | MHz | | Embedded Memory Functions | | | | 512 × 36 Single Port RAM, with Output Register | 500 <sup>2</sup> | MHz | | 1024 × 18 True-Dual Port RAM using same clock, with EBR Output Registers | 500 <sup>2</sup> | MHz | | 1024 × 18 True-Dual Port RAM using asynchronous clocks, with EBR Output | 500 <sup>2</sup> | MHz | | Large Memory Functions | | | | 32 k × 32 Single Port RAM, with Output Register | 375 | MHz | | 32 k × 32 Single Port RAM with ECC, with Output Register | 350 | MHz | | 32 k × 32 True-Dual Port RAM using same clock, with Output Registers | 200 | MHz | | Distributed Memory Functions | | | | 16 × 4 Single Port RAM (One PFU) | 500 <sup>2</sup> | MHz | | 16 × 2 Pseudo-Dual Port RAM (One PFU) | 500 <sup>2</sup> | MHz | | 16 × 4 Pseudo-Dual Port (Two PFUs) | 500 <sup>2</sup> | MHz | | DSP Functions | | | | 9 × 9 Multiplier with Input Output Registers | 376 | MHz | | 18 × 18 Multiplier with Input/Output Registers | 287 | MHz | | 36 × 36 Multiplier with Input/Output Registers | 200 | MHz | | MAC 18 × 18 with Input/Output Registers | 203 | MHz | | MAC 18 × 18 with Input/Pipelined/Output Registers | 287 | MHz | | MAC 36 × 36 with Input/Output Registers | 119 | MHz | | MAC 36 × 36 with Input/Pipelined/Output Registers | 155 | MHz | #### Notes: - $1. \quad \text{The Clock port is configured with LVDS I/O type. Performance Grade: } 9\_\text{High-Performance\_1.0V}.$ - 2. Limited by the Minimum Pulse Width of the component - 3. These functions are generated using Lattice Radiant design software. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device. - 4. For the Pipelined designs, the number of pipeline stages used are 2. These functions are generated using Lattice Radiant software. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that are characterized but not tested on every device. # 3.15. Derating Timing Tables Logic timing provided in the following sections of this data sheet and the Lattice Radiant design software are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process can be much better than the values given in the tables. The Lattice Radiant design software can provide logic timing numbers at a particular temperature and voltage. # 3.16. External Switching Characteristics Over recommended commercial operating conditions. Table 3.32. External Switching Characteristics (Vcc = 1.0 V) | Davamatan | Description | - | -9 | -8 | | -7 | | Unit | | |-----------------------------------|----------------------------------------------------------------------|-----------|----------|-------|-------|-------|-------|------|--| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | | Clocks | | | | | | | | | | | Primary Clock | | | 1 | 1 | 1 | 1 | 1 | | | | f <sub>MAX_PRI</sub> <sup>6</sup> | Frequency for Primary Clock | _ | 400 | _ | 325.2 | _ | 276 | MHz | | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary<br>Clock | 1.100 | _ | 1.325 | _ | 1.594 | _ | ns | | | t <sub>SKEW_PRI</sub> 5 | Primary Clock Skew Within a Device | - | 450 | _ | 554 | _ | 653 | ps | | | Edge Clock | | | | | | | | | | | f <sub>MAX_EDGE</sub> | Frequency for Edge Clock<br>Tree | _ | 800 | _ | 650.4 | _ | 551.7 | MHz | | | t <sub>W_EDGE</sub> | Clock Pulse Width for Edge<br>Clock | 0.513 | _ | 0.65 | _ | 0.743 | _ | ns | | | t <sub>SKEW_EDGE</sub> 5 | Edge Clock Skew Within a<br>Device | _ | 120 | _ | 148 | _ | 174 | ps | | | Generic SDR Input | | | | | | | | | | | General I/O Pin Para | meters Using Dedicated Primary Clock | Input wit | hout PLL | | | | | | | | t <sub>co</sub> | Clock to Output - PIO Output<br>Register | _ | 8.36 | _ | 8.53 | _ | 8.67 | ns | | | t <sub>su</sub> | Clock to Data Setup - PIO<br>Input Register | 0 | _ | 0 | _ | 0 | _ | ns | | | t <sub>H</sub> (LTR) | Clock to Data Hold - PIO Input<br>Register | 3.73 | _ | 3.83 | _ | 3.93 | _ | ns | | | t <sub>H</sub> (Bottom) | Clock to Data Hold - PIO Input<br>Register | 4.65 | _ | 4.75 | _ | 4.84 | _ | ns | | | t <sub>SU_DEL</sub> | Clock to Data Setup - PIO<br>Input Register with Data Input<br>Delay | 1.84 | _ | 1.84 | _ | 1.84 | _ | ns | | | t <sub>H_DEL</sub> (LTR) | Clock to Data Hold - PIO Input<br>Register with Data Input<br>Delay | 0.22 | _ | 0.22 | _ | 0.22 | _ | ns | | | t <sub>H_DEL</sub> (Bottom) | Clock to Data Hold - PIO Input<br>Register with Data Input<br>Delay | 1.77 | _ | 1.77 | - | 1.77 | _ | ns | | | General I/O Pin Para | meters Using Dedicated Primary Clock | Input wit | h PLL | | | | | | | | t <sub>COPLL</sub> | Clock to Output - PIO Output<br>Register | _ | 4.55 | _ | 4.67 | _ | 5.51 | ns | | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO<br>Input Register | 1.33 | _ | 1.33 | _ | 1.33 | _ | ns | | | t <sub>HPLL</sub> (LTR) | Clock to Data Hold - PIO Input<br>Register | 0.98 | _ | 1.21 | _ | 1.42 | _ | ns | | | | | _ | .9 | | <u> </u> | _ | ·7 | | |----------------------------|----------------------------------------------------------------------|-------------|---------|-----------|-----------|------------|-----------|------------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | t <sub>HPLL</sub> (Bottom) | Clock to Data Hold - PIO Input | 1.87 | _ | 1.87 | _ | 1.87 | _ | ns | | | Register | | | | | | | | | t <sub>su_delpll</sub> | Clock to Data Setup - PIO<br>Input Register with Data Input<br>Delay | 4.74 | _ | 4.74 | ı | 4.74 | 1 | ns | | t <sub>H_DELPLL</sub> | Clock to Data Hold - PIO Input<br>Register with Data Input<br>Delay | 0 | _ | 0 | _ | 0 | _ | ns | | General I/O Pin Parame | eters Using Dedicated Edge Clock Inp | ut withou | it PLL | l | | | | | | | Clock to Output - PIO Output | | | | | | | | | t <sub>co</sub> | Register | _ | _ | _ | _ | _ | 1 | ns | | $t_{SU}$ | Clock to Data Setup - PIO<br>Input Register | _ | _ | 0 | _ | 0 | _ | ns | | t <sub>HD</sub> | Clock to Data Hold - PIO Input<br>Register | _ | _ | _ | _ | _ | _ | ns | | t <sub>su_del</sub> | Clock to Data Setup - PIO<br>Input Register with Data Input<br>Delay | _ | _ | _ | _ | _ | _ | ns | | t <sub>H_DEL</sub> | Clock to Data Hold - PIO Input<br>Register with Data Input<br>Delay | 0 | _ | 0 | _ | 0 | _ | ns | | General I/O Pin Parame | ters Using Dedicated Edge Clock Inp | ut with P | LL | • | | | | | | tcopll | Clock to Output - PIO Output<br>Register | _ | _ | _ | _ | _ | _ | ns | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO<br>Input Register | _ | _ | _ | - | _ | _ | ns | | t <sub>HPLL</sub> | Clock to Data Hold - PIO Input<br>Register | _ | _ | _ | _ | _ | _ | ns | | t <sub>SU_DELPLL</sub> | Clock to Data Setup - PIO<br>Input Register with Data Input<br>Delay | _ | _ | _ | _ | _ | _ | ns | | t <sub>H_DELPLL</sub> | Clock to Data Hold - PIO Input<br>Register with Data Input<br>Delay | 0 | _ | 0 | _ | 0 | _ | ns | | Generic DDR Input/Out | put | | | | | | | | | • | Outputs with Clock and Data Center | ed at Pin ( | GDDRX1_ | _RX/TX.SC | LK.Cente | red) using | PCLK Clo | ck Input – | | Bank0, 1, 2, 6, 7 - Figur | e 3.7 and Figure 3.9 | ı | T | T | | ı | | | | t <sub>SU GDDR1</sub> | Input Data Setup Before CLK | 0.917 | _ | 0.917 | _ | 0.917 | _ | ns | | | <u> </u> | 0.275 | _ | 0.275 | _ | 0.275 | _ | UI | | t <sub>HO_GDDR1</sub> | Input Data Hold After CLK | 0.917 | _ | 0.917 | _ | 0.917 | _ | ns | | t <sub>DVB_GDDR1</sub> | Output Data Valid Before CLK | 1.134 | _ | 1.113 | - | 1.014 | | ns | | _ | Output | -0.533 | _ | -0.554 | _ | -0.653 | _ | ns + ½UI | | t <sub>DQVA_GDDR1</sub> | Output Data Valid After CLK | 1.217 | _ | 1.113 | _ | 1.014 | _ | ns | | t . | Output | -0.45 | - | -0.554 | - | -0.653 | - | ns + ½UI | | f <sub>DATA_GDDRX1</sub> | Input/Output Data Rate | _ | 300 | _ | 300 | _ | 300 | Mbps | | f <sub>MAX_GDDRX1</sub> | Frequency of PCLK | _ | 150 | _ | 150 | _ | 150 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.667 | _ | 1.667 | _ | 1.667 | _ | ns | | Output TX to Input RX M | <u> </u> | 0.300 | _ | 0.197 | | 0.097 | | ns | | Generic DDRX1 Inputs/0 | Outputs with Clock and Data Aligned | d at Pin (G | DDRX1_R | X/TX.SCLI | (.Aligned | ) using PO | CLK Clock | Input – | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. Bank0, 1, 2, 6, 7 – Figure 3.8 and Figure 3.10 All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. FPGA-DS-02086-2.2 | _ | | _ | -9 | - | 8 | _ | -7 | | |-----------------------------------------------|------------------------------------------------------------|-------------|----------|-----------|-----------|------------|------------|------------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | | | _ | -0.917 | _ | -0.917 | _ | -0.917 | ns + ½UI | | t <sub>DVA_GDDR1</sub> | Input Data Valid After CLK | _ | 0.75 | _ | 0.75 | _ | 0.75 | ns | | | | _ | 0.225 | _ | 0.225 | _ | 0.225 | UI | | | | 0.917 | _ | 0.917 | _ | 0.917 | _ | ns + ½UI | | t <sub>DVE_GDDR1</sub> | Input Data Hold After CLK | 2.583 | _ | 2.583 | _ | 2.583 | _ | ns | | | | 0.775 | _ | 0.775 | _ | 0.775 | _ | UI | | t <sub>DIA_GDDR1</sub> | Output Data Invalid After CLK<br>Output | _ | 0.554 | _ | 0.554 | _ | 0.653 | ns | | t <sub>DIB_GDDR1</sub> | Output Data Invalid Before<br>CLK Output | _ | 0.45 | _ | 0.554 | _ | 0.653 | ns | | $f_{DATA\_GDDRX1}$ | Input/Output Data Rate | _ | 300 | _ | 300 | _ | 300 | Mbps | | f <sub>MAX_GDDRX1</sub> | Frequency for PCLK | _ | 150 | _ | 150 | _ | 150 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.667 | _ | 1.667 | _ | 1.667 | _ | ns | | Output TX to Input RX | K Margin per Edge | 0.300 | _ | 0.197 | _ | 0.097 | _ | ns | | · · | ts/Outputs with Clock and Data Center | ed at Pin | (GDDRX1_ | _RX/TX.SC | LK.Cente | red) using | g PCLK Clo | ck Input – | | Bank3, 4, 5 – Figure 3 | 3.7 and Figure 3.9 | T | ı | T | ı | T | ı | | | t <sub>SU GDDR1</sub> | Input Data Setup Before CLK | 0.917 | _ | 0.917 | _ | 0.917 | _ | ns | | *30_GDDK1 | pat zata setap zere ezit | 0.275 | _ | 0.275 | _ | 0.275 | _ | UI | | t <sub>HO_GDDR1</sub> | Input Data Hold After CLK | 0.917 | _ | 0.917 | _ | 0.917 | _ | ns | | f <sub>DATA_IN_GDDRX1</sub> | Input Data Rate | _ | 300 | _ | 300 | _ | 300 | Mbps | | f <sub>MAX_IN_GDDR1</sub> | Input Frequency of PCLK | _ | 150 | _ | 150 | _ | 160 | MHz | | t <sub>DVB GDDR1</sub> | Output Data Valid Before CLK | 0.670 | _ | 0.631 | _ | 0.744 | _ | ns | | *UVB_GDDK1 | Output | -0.330 | _ | -0.369 | _ | -0.435 | _ | ns + ½UI | | t <sub>DQVA GDDR1</sub> | Output Data Valid After CLK | 0.700 | _ | 0.631 | _ | 0.744 | _ | ns | | -DQVA_ODDN1 | Output | -0.300 | _ | -0.369 | _ | -0.435 | _ | ns + ½UI | | f <sub>DATA_OUT_GDDRX1</sub> | Output Data Rate | _ | 500 | _ | 500 | _ | 424 | Mbps | | f <sub>MAX_OUT_GDDR1</sub> | Output Frequency of PCLK | _ | 250 | _ | 250 | _ | 212 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.000 | _ | 1.000 | _ | 1.179 | _ | ns | | Output TX to Input RX | | 0.150 | _ | 0.081 | _ | 0.095 | _ | ns | | Generic DDRX1 Input<br>Bank3, 4, 5 – Figure 3 | ts/Outputs with Clock and Data Aligned 3.8 and Figure 3.10 | d at Pin (G | iDDRX1_R | X/TX.SCL | K.Aligned | ) using Po | CLK Clock | Input – | | | | _ | -0.917 | _ | -0.917 | _ | -0.917 | ns + ½UI | | $t_{\text{DVA\_GDDR1}}$ | Input Data Valid After CLK | _ | 0.75 | _ | 0.75 | _ | 0.75 | ns | | | | _ | 0.225 | _ | 0.225 | _ | 0.225 | UI | | | | 0.917 | _ | 0.917 | _ | 0.917 | _ | ns + ½UI | | $t_{\text{DVE\_GDDR1}}$ | Input Data Hold After CLK | 2.583 | _ | 2.583 | _ | 2.583 | _ | ns | | | | 0.775 | _ | 0.775 | _ | 0.775 | _ | UI | | f <sub>data_in_gddrx1</sub> | Input Data Rate | _ | 300 | _ | 300 | _ | 300 | Mbps | | t <sub>DIA_GDDR1</sub> | Output Data Invalid After<br>CLK Output | _ | 0.300 | _ | 0.369 | _ | 0.435 | ns | | t <sub>DIB_GDDR1</sub> | Output Data Invalid Before<br>CLK Output | _ | 0.300 | _ | 0.369 | _ | 0.435 | ns | | f <sub>DATA_OUT_GDDRX1</sub> | Output Data Rate | _ | 500 | _ | 500 | _ | 424 | Mbps | | f <sub>MAX_GDDRX1</sub> | Frequency for PCLK | | 250 | _ | 250 | _ | 212 | MHz | | _ | | _ | .9 | _ | 8 | _ | -7 | | |--------------------------------------------|------------------------------------------|-----------------|----------|-----------------|-----------|-----------------|------------|----------------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.000 | _ | 1.000 | _ | 1.179 | _ | ns | | Output TX to Input RX | - J | 0.150 | _ | 0.081 | _ | 0.095 | _ | ns | | | s/Outputs with Clock and Data Center | ed at Pin | (GDDRX2 | RX/TX.EC | LK.Cente | red) using | g PCLK Clo | ck Input – | | Figure 3.7 and Figure | 3.9 | | | | | | | · | | t | Data Setup before CLK Input | 0.209 | _ | 0.209 | _ | 0.206 | _ | ns | | t <sub>SU_GDDRX2</sub> | Data Setup before CER input | 0.209 | _ | 0.209 | _ | 0.175 | _ | UI | | t <sub>HO_GDDRX2</sub> | Data Hold after CLK Input | 0.213 | _ | 0.213 | _ | 0.206 | _ | ns | | town coppies | Output Data Valid Before CLK | 0.360 | _ | 0.352 | _ | 0.415 | _ | ns | | t <sub>DVB_GDDRX2</sub> | Output | -0.140 | _ | -0.148 | _ | -0.174 | _ | ns + ½UI | | tagus appaya | Output Data Valid After CLK | 0.38 | _ | 0.352 | _ | 0.415 | _ | ns | | t <sub>DQVA_GDDRX2</sub> | Output | -0.12 | _ | -0.148 | _ | -0.174 | _ | ns + ½UI | | f <sub>DATA_GDDRX2</sub> | Input/Output Data Rate | _ | 1000 | _ | 1000 | _ | 848 | Mbps | | f <sub>MAX_GDDRX2</sub> | Frequency for ECLK | _ | 500 | _ | 500 | _ | 424 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.5 | _ | 0.5 | _ | 0.589 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 250 | _ | 250 | _ | 212.1 | MHz | | Output TX to Input RX | Margin per Edge | 0.230 | _ | 0.202 | _ | 0.239 | _ | _ | | Generic DDRX2 Inputs | s/Outputs with Clock and Data Aligned | d at Pin (G | DDRX2_R | X/TX.ECL | K.Aligned | ) using Po | CLK Clock | Input – | | Figure 3.8 and Figure | 3.10 | 1 | 1 | 1 | | 1 | T | | | | | _ | -0.275 | _ | -0.275 | _ | -0.324 | ns + ½UI | | $t_{\text{DVA\_GDDRX2}}$ | Input Data Valid After CLK | _ | 0.225 | _ | 0.225 | _ | 0.265 | ns | | | | _ | 0.225 | _ | 0.225 | _ | 0.225 | UI | | | | 0.275 | _ | 0.275 | _ | 0.324 | _ | ns + ½UI | | $t_{DVE\_GDDRX2}$ | Input Data Hold After CLK | 0.775 | _ | 0.775 | _ | 0.914 | _ | ns | | | | 0.775 | _ | 0.775 | _ | 0.775 | _ | UI | | t <sub>DIA_GDDRX2</sub> | Output Data Invalid After CLK Output | _ | 0.12 | _ | 0.148 | _ | 0.174 | ns | | t <sub>DIB_GDDRX2</sub> | Output Data Invalid Before CLK Output | _ | 0.12 | _ | 0.148 | _ | 0.174 | ns | | f <sub>DATA_GDDRX2</sub> | Input/Output Data Rate | _ | 1000 | _ | 1000 | _ | 848 | Mbps | | f <sub>MAX_GDDRX2</sub> | Frequency for ECLK | _ | 500 | _ | 500 | _ | 424 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.5 | _ | 0.5 | _ | 0.589 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 250 | _ | 250 | _ | 212.1 | MHz | | Output TX to Input RX | Margin per Edge | 0.105 | _ | 0.077 | _ | 0.091 | _ | ns | | Generic DDRX4 Inputs Figure 3.7 and Figure | s/Outputs with Clock and Data Center 3.9 | ed at Pin | (GDDRX4_ | RX/TX.EC | LK.Cente | red) using | g PCLK Clo | ck Input – | | t <sub>SU_GDDRX4</sub> | Input Data Set-Up Before CLK | 0.210<br>0.315 | _ | 0.210<br>0.252 | _ | 0.244<br>0.252 | _ | ns | | + | Input Data Hold After CLK | | _ | | _ | | _ | UI | | t <sub>HO_GDDRX4</sub> | ' | 0.254 | _ | 0.254 | _ | 0.244 | _ | ns | | t <sub>DVB_GDDRX4</sub> | Output Data Valid Before CLK Output | 0.193<br>-0.140 | _ | 0.269<br>-0.148 | | 0.309<br>-0.174 | _ | ns<br>ns + ½UI | | | Output Data Valid After CLK | 0.213 | _ | 0.269 | _ | 0.309 | _ | ns | | $t_{DQVA\_GDDRX4}$ | Output Data Valid After CLK Output | -0.12 | | -0.148 | _ | -0.174 | _ | ns + ½UI | | f <sub>DATA_GDDRX4</sub> | Input/Output Data Rate | - | 1500 | - | 1200 | -0.174 | 1034 | Mbps | | | Frequency for ECLK | <u> </u> | 750 | _ | 600 | | 517 | MHz | | f <sub>MAX_GDDRX4</sub> | Half of Data Bit Time, or 90 | | 730 | | 000 | | 31/ | IVIIIZ | | ½ UI | degrees | 0.333 | _ | 0.417 | _ | 0.483 | _ | ns | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | | | _ | .9 | - | 8 | _ | -7 | | |--------------------------------------------------|------------------------------------------|-------------|----------|-----------|-----------|------------|-------------|------------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | f <sub>PCLK</sub> | PCLK frequency | _ | 187.5 | _ | 150 | _ | 129.3 | MHz | | Output TX to Input RX N | . , | 0.080 | _ | 0.102 | _ | 0.116 | _ | ns | | | Outputs with Clock and Data Aligned | l . | DDRX4 R | l . | C.Aligned | | CLK Clock I | | | • | Figure 3.8 and Figure 3.10 | | | ., | | , | | | | | | _ | -0.216 | _ | -0.229 | _ | -0.265 | ns + ½UI | | t <sub>DVA GDDRX4</sub> | Input Data Valid After CLK | _ | 0.117 | _ | 0.188 | _ | 0.218 | ns | | = 1 | · | _ | 0.176 | _ | 0.225 | _ | 0.225 | UI | | | | 0.227 | _ | 0.229 | _ | 0.266 | _ | ns + ½UI | | t <sub>DVE GDDRX4</sub> | Input Data Hold After CLK | 0.560 | _ | 0.646 | _ | 0.749 | _ | ns | | <u>-</u> | · | 0.840 | _ | 0.775 | _ | 0.775 | _ | UI | | t <sub>DIA_GDDRX4</sub> | Output Data Invalid After CLK<br>Output | _ | 0.12 | _ | 0.148 | _ | 0.174 | ns | | t <sub>DIB_GDDRX4</sub> | Output Data Invalid Before<br>CLK Output | _ | 0.12 | _ | 0.148 | _ | 0.174 | ns | | f <sub>DATA_GDDRX4</sub> | Input/Output Data Rate | _ | 1500 | _ | 1200 | _ | 1034 | Mbps | | f <sub>MAX_GDDRX4</sub> | Frequency for ECLK | _ | 750 | _ | 600 | _ | 517 | MHz | | ½ UI | Half of Data Bit Time, or 90 degree | 0.333 | _ | 0.417 | _ | 0.483 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 187.5 | _ | 150 | _ | 129.3 | MHz | | Output TX to Input RX N | Margin per Edge | 0.030 | _ | 0.040 | _ | 0.044 | _ | ns | | Generic DDRX5 Inputs/ | Outputs with Clock and Data Center | ed at Pin | GDDRX5_ | RX/TX.EC | LK.Cente | red) using | g PCLK Clo | ck Input – | | Figure 3.7 and Figure 3 | .9 | | | | | | | | | t | Input Data Set-Up Before CLK | 0.231 | _ | 0.231 | _ | 0.224 | _ | ns | | t <sub>SU_GDDRX5</sub> | input bata set-op before cek | 0.289 | _ | 0.277 | _ | 0.224 | _ | UI | | t <sub>HO_GDDRX5</sub> | Input Data Hold After CLK | 0.229 | _ | 0.229 | _ | 0.224 | _ | ns | | twindow_gddrx5c | Input Data Valid Window | _ | _ | _ | _ | _ | _ | ns | | tour coppus | Output Data Valid Before CLK | 0.249 | _ | 0.269 | _ | 0.326 | _ | ns | | t <sub>DVB_GDDRX5</sub> | Output | -0.151 | _ | -0.148 | _ | -0.174 | _ | ns + ½UI | | TDOVA CDDDVE | Output Data Valid After CLK | 0.249 | _ | 0.269 | _ | 0.326 | _ | ns | | t <sub>DQVA_GDDRX5</sub> | Output | -0.151 | _ | -0.148 | _ | -0.174 | _ | ns + ½UI | | f <sub>DATA_GDDRX5</sub> | Input/Output Data Rate | _ | 1250 | _ | 1200 | _ | 1000 | Mbps | | f <sub>MAX_GDDRX5</sub> | Frequency for ECLK | _ | 625 | _ | 600 | _ | 500 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.400 | _ | 0.417 | _ | 0.500 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 125 | _ | 120 | _ | 100 | MHz | | Output TX to Input RX N | Margin per Edge | 0.12 | _ | 0.102 | _ | 0.126 | _ | ns | | Generic DDRX5 Inputs/<br>Figure 3.8 and Figure 3 | Outputs with Clock and Data Aligned10 | d at Pin (G | iDDRX5_R | X/TX.ECLI | K.Aligned | ) using Po | CLK Clock I | nput – | | | | _ | -0.220 | _ | -0.229 | _ | -0.275 | ns + ½UI | | t <sub>DVA_GDDRX5</sub> | Input Data Valid After CLK | _ | 0.18 | _ | 0.188 | _ | 0.225 | ns | | | | _ | 0.225 | _ | 0.225 | - | 0.225 | UI | | | | 0.22 | _ | 0.229 | _ | 0.275 | _ | ns + ½UI | | t <sub>DVE_GDDRX5</sub> | Input Data Hold After CLK | 0.62 | _ | 0.646 | _ | 0.775 | _ | ns | | | | 0.775 | _ | 0.775 | _ | 0.775 | _ | UI | | twindow_gddrx5a | Input Data Valid Window | _ | _ | _ | _ | _ | _ | ns | | t <sub>DIA_GDDRX5</sub> | Output Data Invalid After CLK<br>Output | _ | 0.12 | _ | 0.148 | _ | 0.174 | ns | | t <sub>DIB</sub> GDDRX5 | Output Data Invalid Before | | 0.12 | | 0.148 | | 0.174 | ns | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | | | _ | .9 | _ | 8 | _ | -7 | | |-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------|------------|------------|-----------|-----------|-------------|---------------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | f <sub>DATA_GDDRX5</sub> | Input/Output Data Rate | _ | 1250 | _ | 1200 | _ | 1000 | Mbps | | f <sub>MAX_GDDRX5</sub> | Frequency for ECLK | _ | 625 | _ | 600 | _ | 500 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.400 | _ | 0.417 | _ | 0.500 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 125 | _ | 120 | _ | 100 | MHz | | Output TX to Input RX Mai | rgin per Edge | 0.06 | _ | 0.04 | _ | 0.051 | _ | ns | | Soft D-PHY DDRX4 Inputs | Outputs with Clock and Data Cen | itered at F | Pin, using | PCLK Cloc | k Input | l. | L | | | | | 0.133 | _ | 0.167 | T - | 0.193 | _ | ns | | t <sub>SU_GDDRX4_MP</sub> | Input Data Set-Up Before CLK | 0.2 | _ | 0.2 | _ | 0.2 | _ | UI | | tho gddrx4 mp | Input Data Hold After CLK | 0.133 | _ | 0.167 | _ | 0.193 | _ | ns | | | Output Data Valid Before CLK | 0.133 | _ | 0.167 | _ | 0.193 | _ | ns | | t <sub>DVB_GDDRX4_MP</sub> | Output | 0.2 | _ | 0.2 | _ | 0.2 | _ | UI | | | Output Data Valid After CLK | 0.133 | _ | 0.167 | _ | 0.193 | _ | ns | | t <sub>dqva_gddrx4_mp</sub> | Output | 0.2 | _ | 0.2 | _ | 0.2 | _ | UI | | f <sub>DATA_GDDRX4_MP</sub> | Input Data Bit Rate for MIPI<br>PHY | _ | 1500 | _ | 1200 | _ | 1034 | Mbps | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.333 | _ | 0.417 | _ | 0.483 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 187.5 | _ | 150 | _ | 129.3 | MHz | | Output TX to Input RX Mai | rgin per Edge | 0.067 | _ | 0.083 | _ | 0.097 | _ | ns | | Video DDRX71 Inputs/Out | tputs with Clock and Data Aligned | at Pin (G | DDRX71_I | RX.ECLK) ι | ising PLL | Clock Inp | ut – Figure | e 3.12 and | | Figure 3.13 | | | | | | | | | | | Input Valid Bit "i" switch from | _ | 0.264 | _ | 0.264 | _ | 0.300 | UI | | t <sub>rpbi_dva</sub> | CLK Rising Edge ("i" = 0 to 6, 0 aligns with CLK) | _ | -0.250 | _ | -0.250 | _ | -0.249 | ns+(½+i)×UI | | | Input Hold Bit "i" switch from | 0.761 | _ | 0.761 | _ | 0.700 | _ | UI | | t <sub>rpbi_dve</sub> | CLK Rising Edge ("i" = 0 to 6, 0 aligns with CLK) | 0.276 | _ | 0.276 | _ | 0.249 | _ | ns+(½+i)×UI | | t <sub>TPBi_DOV</sub> | Data Output Valid Bit "i"<br>switch from CLK Rising Edge<br>("i" = 0 to 6, 0 aligns with CLK) | _ | 0.159 | _ | 0.159 | _ | 0.187 | ns+i×UI | | t <sub>tpbi_doi</sub> | Data Output Invalid Bit "i" switch from CLK Rising Edge ("i" = 0 to 6, 0 aligns with CLK) | -0.159 | _ | -0.159 | _ | -0.187 | _ | ns+(i+ 1) ×UI | | t <sub>TPBi_skew_UI</sub> | TX skew in UI | _ | 0.15 | _ | 0.15 | _ | 0.15 | UI | | $t_B$ | Serial Data Bit Time, = 1UI | 1.058 | _ | 1.058 | _ | 1.247 | _ | ns | | f <sub>data_tx71</sub> | DDR71 Serial Data Rate | _ | 945 | _ | 945 | _ | 802 | Mbps | | f <sub>MAX_TX71</sub> | DDR71 ECLK Frequency | _ | 473 | _ | 473 | _ | 401 | MHz | | f <sub>CLKIN</sub> | 7:1 Clock (PCLK) Frequency | _ | 135 | _ | 135 | _ | 114.5 | MHz | | Output TX to Input RX Mai | rgin per Edge | 0.159 | _ | 0.159 | | 0.187 | _ | ns | | Memory Interface | | | | | | | | | | DDR3/DDR3L/LPDDR2 REA | AD (DQ Input Data are Aligned to | DQS) – Fi | gure 3.8 | | | | | | | t <sub>DVBDQ_DDR3</sub> t <sub>DVBDQ_DDR3L</sub> t <sub>DVBDQ_LPDDR2</sub> | Data Output Valid before DQS Input | _ | -0.235 | _ | -0.235 | 1 | -0.277 | ns + ½UI | | t <sub>DVADQ_DDR3</sub> t <sub>DVADQ_DDR3L</sub> t <sub>DVADQ_LPDDR2</sub> | Data Output Valid after DQS<br>Input | 0.235 | _ | 0.235 | _ | 0.277 | | ns + ½UI | | f <sub>DATA_DDR3</sub> f <sub>DATA_DDR3</sub> L<br>f <sub>DATA_LPDDR2</sub> | DDR Memory Data Rate | _ | 1066 | _ | 1066 | _ | 904 | Mbps | | f <sub>MAX_ECLK_DDR3</sub> f <sub>MAX_ECLK_DDR3L</sub> f <sub>MAX_ECLK_LPDDR2</sub> | DDR Memory ECLK Frequency | _ | 533 | _ | 533 | _ | 452 | MHz | | Dawara atau | Danawintian. | _ | 9 | - | 8 | - | -7 | I I a it | |----------------------------------------------------------------------------------------|----------------------------------------|-----------|------------|-------|--------|-------|--------|----------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Unit | | f <sub>MAX_SCLK_DDR3</sub> f <sub>MAX_SCLK_DDR3L</sub><br>f <sub>MAX_SCLK_LPDDR2</sub> | I DDR IVIEITION SCLR FREQUENCY | | 133.3 | 1 | 133.3 | 1 | 113 | MHz | | DDR3/DDR3L/LPDDR2 WRI | TE (DQ Output Data are Centere | d to DQS) | - Figure 3 | 3.11 | | | | | | t <sub>DQVBS_DDR3</sub> t <sub>DQVBS_DDR3</sub> L<br>t <sub>DQVBS_LPDDR2</sub> | Data Output Valid before DQS<br>Output | 1 | -0.235 | 1 | -0.235 | I | -0.277 | ns + ½UI | | t <sub>DQVAS_DDR3</sub> t <sub>DQVAS_DDR3L</sub> t <sub>DQVAS_LPDDR2</sub> | Data Output Valid after DQS<br>Output | 0.235 | - | 0.235 | 1 | 0.277 | _ | ns + ½UI | | f <sub>DATA_DDR3</sub> f <sub>DATA_DDR3</sub> L<br>f <sub>DATA_LPDDR2</sub> | DDR Memory Data Rate | 1 | 1066 | ı | 1066 | 1 | 904 | Mbps | | f <sub>MAX_ECLK_DDR3</sub> f <sub>MAX_ECLK_DDR3L</sub> f <sub>MAX_ECLK_LPDDR2</sub> | DDR Memory ECLK Frequency | _ | 533 | ı | 533 | 1 | 452 | MHz | | f <sub>MAX_SCLK_DDR3</sub> f <sub>MAX_SCLK_DDR3L</sub><br>f <sub>MAX_SCLK_LPDDR2</sub> | DDR Memory SCLK Frequency | _ | 133.3 | 1 | 133.3 | 1 | 113 | MHz | | LPDDR4 | | | | | | | | | | f <sub>DATA_LPDDR4</sub> | DDR Memory Data Rate | _ | 1066 | _ | 1066 | - | 904 | Mb/s | | f <sub>MAX_ECLK_LPDDR4</sub> | DDR Memory ECLK Frequency | _ | 533 | _ | 533 | | 452 | MHz | | f <sub>MAX_SCLK_LPDDR4</sub> | DDR Memory SCLK Frequency | _ | 133.3 | _ | 133.3 | _ | 113 | MHz | - 1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Lattice Radiant software. - 2. General I/O timing numbers are based on LVCMOS18, 1.8 V, 8 mA, Fast Slew Rate, 0 pF load. - Generic DDR timing numbers in banks 0, 1, 2, 6, and 7 are based on LVCMOS18 I/O. - Generic DDR timing numbers in banks 3, 4, and 5 are based on LVDS I/O. - DDR3 timing numbers are based on SSTL15. - LPDDR2 timing numbers are based on HSUL12. - Uses LVDS I/O standard for measurements. - 3. Maximum clock frequencies are tested under best case conditions. System performance may vary depending on the user environment. - 4. All numbers are generated with the Lattice Radiant software. - 5. This clock skew is not the internal clock network skew. The Nexus family devices have very low internal clock network skew that can be approximated to 0 ps. These t<sub>SKEW</sub> values measured externally at system level includes additional skew added by the I/O, wire bonding and package ball. - 6. $f_{MAX PRI}$ is the maximum switching inside the fabric. Figure 3.7. Receiver RX.CLK.Centered Waveforms Figure 3.8. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms Figure 3.9. Transmit TX.CLK.Centered and DDR Memory Output Waveforms Figure 3.10. Transmit TX.CLK.Aligned Waveforms #### Receiver - Shown for one LVD S Channel ### Transmitter - Shown for one LVDS Channel Figure 3.11. DDRX71 Video Timing Waveforms Figure 3.12. Receiver DDRX71\_RX Waveforms © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 3.13. Transmitter DDRX71\_TX Waveforms # 3.17. sysCLOCK PLL Timing ( $V_{cc} = 1.0 \text{ V}$ ) Over recommended operating conditions. Table 3.33. sysCLOCK PLL Timing (Vcc = 1.0 V) | Parameter | Descriptions | Conditions | Min | Тур. | Max | Unit | |---------------------------------|--------------------------------------------|-------------------------------------|------|------|------|--------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | _ | 18 | _ | 500 | MHz | | f <sub>OUT</sub> | Output Clock Frequency | _ | 6.25 | _ | 800 | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | _ | 800 | _ | 1600 | MHz | | r | Dhace Detector Invest Freezeway | Without Fractional-N Enabled | 18 | _ | 500 | MHz | | $f_{PFD}$ | Phase Detector Input Frequency | With Fractional-N Enabled | 18 | _ | 100 | MHz | | AC Characteris | tics | | | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | _ | 45 | _ | 55 | % | | t <sub>PH</sub> <sup>4</sup> | Output Phase Accuracy | _ | -5 | _ | 5 | % | | | Outrout Clark Bariad litter | f <sub>OUT</sub> ≥ 200 MHz | _ | _ | 250 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.05 | UIPP | | | Output Clash Coals to Coals litter | f <sub>OUT</sub> ≥ 200 MHz | _ | _ | 250 | ps p-p | | | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.05 | UIPP | | | | f <sub>PFD</sub> ≥ 200 MHz | _ | _ | 250 | ps p-p | | <b>.</b> 1 | Outrout Clark Bhasa littar | 60 MHz ≤ f <sub>PFD</sub> < 200 MHz | _ | _ | 350 | ps p-p | | t <sub>OPJIT</sub> <sup>1</sup> | Output Clock Phase Jitter | 30 MHz ≤ f <sub>PFD</sub> < 60 MHz | _ | _ | 450 | ps p-p | | | | 18 MHz ≤ f <sub>PFD</sub> < 30 MHz | _ | _ | 650 | ps p-p | | | Output Clock Pariod litter (Fractional NI) | f <sub>OUT</sub> ≥ 200 MHz | _ | _ | 350 | ps p-p | | | Output Clock Period Jitter (Fractional-N) | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.07 | UIPP | | | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> ≥ 200 MHz | _ | _ | 400 | ps p-p | | | (Fractional-N) | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.08 | UIPP | | f <sub>BW</sub> <sup>3</sup> | PLL Loop Bandwidth | _ | 0.45 | _ | 13 | MHz | | t <sub>LOCK</sub> <sup>2</sup> | PLL Lock-in Time | _ | _ | _ | 10 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time (from RESET goes HIGH) | _ | _ | _ | 50 | ns | | t <sub>IPJIT</sub> | Input Clock Period Jitter | f <sub>PFD</sub> ≥ 20 MHz | _ | _ | 500 | ps p-p | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | _ | ns | | t <sub>LO</sub> | Input Clock Low Time | 10% to 10% | 0.5 | _ | _ | ns | | Parameter | Descriptions | Conditions | Min | Тур. | Max | Unit | |---------------------------|---------------------------------------------------------|------------|------|------|------|------| | t <sub>RST</sub> | RST/ Pulse Width | _ | 1 | _ | 1 | ms | | f <sub>SSC_MOD</sub> | Spread Spectrum Clock Modulation<br>Frequency | _ | 20 | 1 | 200 | kHz | | f <sub>SSC_MOD_AMP</sub> | Spread Spectrum Clock Modulation<br>Amplitude Range | _ | 0.25 | _ | 2.00 | % | | f <sub>SSC_MOD_STEP</sub> | Spread Spectrum Clock Modulation<br>Amplitude Step Size | _ | - | 0.25 | _ | % | - Jitter sample is taken over 10,000 samples for Period jitter, and 1,000 samples for Cycle-to-Cycle jitter of the primary PLL output with clean reference clock with no additional I/O toggling. - Output clock is valid after $t_{\text{LOCK}}$ for PLL reset and dynamic delay adjustment. - Result from Lattice Radiant software. - 4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. ## 3.18. Internal Oscillators Characteristics Table 3.34. Internal Oscillators (V<sub>CC</sub> = 1.0 V) | Symbol | Parameter Description | Min | Тур | Max | Unit | |----------------------|--------------------------------------|-------|-----|-------|------| | f <sub>CLKHF</sub> | HFOSC Clock Frequency | 418.5 | 450 | 481.5 | MHz | | f <sub>CLKLF</sub> | LFOSC Clock Frequency | 25.6 | 32 | 38.4 | kHz | | DCH <sub>CLKHF</sub> | HFOSC Duty Cycle (Clock High Period) | 45 | 50 | 55 | % | | DCH <sub>CLKLF</sub> | LFOSC Duty Cycle (Clock High Period) | 45 | 50 | 55 | % | # 3.19. User I<sup>2</sup>C Characteristics Table 3.35. User I<sup>2</sup>C Specifications (V<sub>CC</sub> = 1.0 V) | Symbol Parameter | | STD Mode | | FAST Mode | | FAST Mode Plus <sup>2</sup> | | | l lada | | | |--------------------|------------------------------------|----------|-----|-----------|-----|-----------------------------|-----|-----|--------|------|------| | Зуппоот | Description | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>scl</sub> | SCL Clock<br>Frequency | ı | ı | 100 | | - | 400 | 1 | ı | 1000 | kHz | | T <sub>DELAY</sub> | Optional delay through delay block | _ | 62 | _ | _ | 62 | _ | _ | 62 | _ | ns | ### Notes: - Refer to the I<sup>2</sup>C Specification for timing requirements. User design should set constraints in Lattice Design Software to meet this industrial I<sup>2</sup>C Specification. - Fast Mode Plus maximum speed may be achieved by using external pull up resistor on 12C bus. Internal pull up may not be sufficient to support the maximum speed. # 3.20. Analog-Digital Converter (ADC) Block Characteristics Table 3.36. ADC Specifications<sup>1</sup> | Symbol | Description | Condition | Min | Тур | Max | Unit | |-------------------------|------------------------------------------------|-----------|-------|-----|-------------------|------| | V <sub>REFINT_ADC</sub> | ADC Internal Reference<br>Voltage <sup>4</sup> | _ | 1.142 | 1.2 | 1.26 <sup>2</sup> | V | | V <sub>REFEXT_ADC</sub> | ADC External Reference<br>Voltage | _ | 1.0 | _ | 1.8 | V | | N <sub>RES_ADC</sub> | ADC Resolution | _ | _ | 12 | _ | bit | | ENOB <sub>ADC</sub> | Effective Number of Bits | _ | 9.9 | 11 | ı | bit | All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Symbol | Description | Condition | Min | Тур | Max | Unit | |---------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------------|----------------------------|-----------------------------------------------------|---------------------| | | | Bipolar Mode, Internal V <sub>REF</sub> | V <sub>CM_ADC</sub> –<br>V <sub>REFINT_ADC</sub> /4 | $V_{CM\_ADC}$ | V <sub>CM_ADC</sub> +<br>V <sub>REFINT_ADC</sub> /4 | V | | $V_{SR}$ adc | ADC Input Range | Bipolar Mode, External V <sub>REF</sub> | V <sub>CM_ADC</sub> –<br>V <sub>REFEXT_ADC</sub> /4 | V <sub>REFEXT_ADC</sub> | V <sub>CM_ADC</sub> +<br>V <sub>REFEXT_ADC</sub> /4 | V | | ▼ SR_ADC | The impactioning of | Uni-polar Mode, Internal<br>V <sub>REF</sub> | 0 | _ | V <sub>REFINT_ADC</sub> | V | | | | Uni-polar Mode, External V <sub>REF</sub> | 0 | - | V <sub>REFEXT_ADC</sub> | V | | | ADC Input Common Mode | Internal V <sub>REF</sub> | _ | ¹∕₂V <sub>REFINT_ADC</sub> | _ | V | | V <sub>CM_ADC</sub> | Voltage (for fully differential signals) | External V <sub>REF</sub> | _ | ½V <sub>REFEXT_ADC</sub> | _ | V | | f <sub>CLK_ADC</sub> | ADC Clock Frequency | _ | _ | 25 | 50 | MHz | | f <sub>INPUT_ADC</sub> | ADC Input Frequency | @ Sampling Frequency = 1 Mbps | _ | _ | 500 | kHz | | FS <sub>ADC</sub> | ADC Sampling Rate | _ | _ | 1 | _ | MS/s | | N <sub>TRACK_ADC</sub> | ADC Input Tracking Time | _ | 4 | _ | _ | cycle <sup>3</sup> | | R <sub>IN_ADC</sub> | ADC Input Equivalent<br>Resistance | _ | _ | 116 | _ | kΩ | | t <sub>CAL_ADC</sub> | ADC Calibration Time | _ | _ | _ | 6500 | cycle <sup>3</sup> | | L <sub>OUTPUT_ADC</sub> | ADC Conversion Time | Includes minimum tracking time of four cycles | 25 | _ | _ | cycle <sup>3</sup> | | DNL <sub>ADC</sub> | ADC Differential<br>Nonlinearity | _ | -1 | _ | 1 | LSB | | INL <sub>ADC</sub> | ADC Integral Nonlinearity | _ | -2 | _ | 2.21 | LSB | | SFDR <sub>ADC</sub> | ADC Spurious Free Dynamic<br>Range | _ | 67.7 | 77 | _ | dBc | | THD <sub>ADC</sub> | ADC Total Harmonic Distortion | _ | _ | -76 | -66.8 | dB | | SNR <sub>ADC</sub> | ADC Signal to Noise Ratio | _ | 61.9 | 68 | _ | dB | | SNDR <sub>ADC</sub> | ADC Signal to Noise Plus<br>Distortion Ratio | _ | 61.7 | 67 | _ | dB | | ERR <sub>GAIN_ADC</sub> | ADC Gain Error | _ | -0.5 | _ | 0.5 | % FS <sub>ADC</sub> | | ERR <sub>OFFSET_ADC</sub> | ADC Offset Error | _ | -2 | _ | 2 | LSB | | C <sub>IN_ADC</sub> | ADC Input Equivalent<br>Capacitance | _ | _ | 2 | _ | pF | - 1. ADC is available in select speed grades. See ordering information. - 2. Not tested; guaranteed by design. - 3. ADC Sample Clock cycles. See ADC User Guide for Nexus Platform (FPGA-TN-02129) for more details. - 4. Internal voltage reference is only for internal testing purpose. It is not recommended for customer design. User should always use the part with external reference voltage. # 3.21. Comparator Block Characteristics **Table 3.37. Comparator Specifications** | Symbol | Description | Min | Тур | Max | Unit | |---------------------------|-----------------------------|-----|-----|----------------------|------| | f <sub>IN_COMP</sub> | Comparator Input Frequency | _ | _ | 10 | MHz | | V <sub>IN_COMP</sub> | Comparator Input Voltage | 0 | _ | V <sub>CCADC18</sub> | V | | V <sub>OFFSET_COMP</sub> | Comparator Input Offset | -23 | _ | 24 | mV | | V <sub>HYST_COMP</sub> | Comparator Input Hysteresis | 10 | 1 | 31 | mV | | V <sub>LATENCY_COMP</sub> | Comparator Latency | _ | _ | 31 | ns | # 3.22. Digital Temperature Readout Characteristics Digital temperature Readout (DTR) is implemented in one of the internal Analog-Digital-Converter (ADC) channel. Table 3.38. DTR Specifications<sup>1, 2</sup> | Symbol | Description | Condition | Min | Тур | Max | Unit | |---------------------------|---------------------------------|---------------------------------------------------------------|------|-----|-----|------| | DTR <sub>RANGE</sub> | DTR Detect Temperature<br>Range | _ | -40 | 1 | 125 | °C | | DTR <sub>ACCURACY</sub> | DTR Accuracy | with external voltage<br>reference range of 1.0 V<br>to 1.8 V | -13 | ±4 | 13 | °C | | DTR <sub>RESOLUTION</sub> | DTR Resolution | with external voltage reference | -0.3 | _ | 0.3 | °C | #### Notes: - External voltage reference (VREF) should be 0.1% accurate or better. DTR sensitivity to VREF is -4.1 °C per VREF per-cent (for example, if the VREF is 1 % low, then the DTR will read +4.1 °C high). - 2. DTR is available in Commercial/Industrial –8 and –9 speed grades and Automotive –7 and –8 speed grades. ## 3.23. SERDES High-Speed Data Transmitter Table 3.39. Serial Output Timing and Levels | Symbol | Description | Condition | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------------------|-----------|-----|------|------|------------| | Transmitte | r 10.3125 Gbps | | | | | | | V <sub>TX-DIFF-PP</sub> | Peak-Peak Differential voltage on selected amplitude <sup>1, 2</sup> | _ | 800 | 1000 | 1200 | mV,<br>p-p | | V <sub>TX-CM-DC</sub> | Output common mode voltage <sup>1, 2</sup> | _ | 400 | 500 | 600 | mV,<br>p-p | | V <sub>TX-EH</sub> | Transmitter Eye Height <sup>1, 2</sup> | _ | 200 | 320 | _ | mV,<br>p-p | | V <sub>TX-EW</sub> | Transmitter Eye width (all jitter sources) | _ | 50 | 60 | _ | ps | | T <sub>TX-R</sub> | Transmitter Eye Rise time (20% to 80%) | _ | 54 | _ | 72 | ps | | T <sub>TX-F</sub> | Transmitter Eye Fall time (80% to 20%) | _ | 44 | _ | 89 | ps | | Transmitte | r 5 Gbps | | | | | | | V <sub>TX-DIFF-PP</sub> | Peak-Peak Differential voltage on selected amplitude <sup>1, 2</sup> | _ | 800 | 1000 | 1200 | mV,<br>p-p | | V <sub>TX-CM-DC</sub> | Output common mode voltage <sup>1, 2</sup> | _ | 400 | 500 | 600 | mV,<br>p-p | | V <sub>TX-EH</sub> | Transmitter Eye Height <sup>1, 2</sup> | _ | 630 | 740 | _ | mV,<br>p-p | | V <sub>TX-EW</sub> | Transmitter Eye width (all jitter sources) | _ | 170 | 180 | _ | ps | | T <sub>TX-R</sub> | Transmitter Eye Rise time (20% to 80%) | _ | 56 | _ | 66 | ps | | T <sub>TX-F</sub> | Transmitter Eye Fall time (80% to 20%) | _ | 56 | _ | 66 | ps | | Transmitte | 1.25 Gbps | | | | | | | V <sub>TX-DIFF-PP</sub> | Peak-Peak Differential voltage on selected amplitude <sup>1, 2</sup> | _ | 800 | 1000 | 1200 | mV,<br>p-p | | V <sub>TX-CM-DC</sub> | Output common mode voltage <sup>1, 2</sup> | _ | 400 | 500 | 600 | mV,<br>p-p | | V <sub>TX-EH</sub> | Transmitter Eye Height <sup>1, 2</sup> | _ | 645 | 800 | _ | mV,<br>p-p | | V <sub>TX-EW</sub> | Transmitter Eye width (all jitter sources) | _ | 770 | 780 | _ | ps | | T <sub>TX-R</sub> | Transmitter Eye Rise time (20% to 80%) | _ | 65 | _ | 80 | ps | | T <sub>TX-F</sub> | Transmitter Eye Fall time (80% to 20%) | _ | 63 | _ | 80 | ps | | Symbol | Description | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------------------------------------------|---------------------------|-----|-----|-----|------| | Transmitter / | All Rates | | | | | | | T <sub>TX-CM-AC-P</sub> | RMS AC peak common-mode output voltage | _ | _ | _ | 20 | mV | | Z <sub>TX_DIFF-DC</sub> | DC Differential Impedance | _ | 80 | _ | 120 | Ω | | | Tx Differential Return Loss (with package included) | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | DI. | | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | RL <sub>TX_DIFF</sub> | | 2.5 GHz < freq < 4 GHz | 4 | _ | _ | dB | | | | 4GHz < freq <= 5 GHz | 4 | _ | _ | dB | | | T. 0 | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | RL <sub>TX_COM</sub> | Tx Common mode Return Loss (with package included) | 2.5 GHz < freq <= 4 GHz | 3 | _ | _ | dB | | | package meluueu) | 4GHz < freq <= 5 GHz | 3 | _ | _ | dB | - 1. Measured with 50 $\Omega$ Tx Driver impedance at $V_{CCHTX}\pm5\%$ . Fixture de-embedded. - 2. Refer to CertusPro-NX SerDes/PCS Usage Guide (FPGA-TN-02245) for settings of Tx amplitude. **Table 3.40. Channel Output Jitter** | Symbol | Description | Min | Тур | Max | Unit | | | | |---------------------------------|----------------------------------------------------------------------------|-----|-----|-------|---------|--|--|--| | Transmitter 10.3125 | Gbps <sup>2</sup> | | | | | | | | | T <sub>TX-DJ</sub> | 10.3125 Transmitter Gbps Deterministic Jitter <sup>2</sup> | _ | _ | 35 | ps, p-p | | | | | T <sub>TX-RJ</sub> | 10.3125 Transmitter Gbps Random Jitter <sup>2</sup> | _ | 1 | 1 | ps, RMS | | | | | T <sub>TX-TJ</sub> | 10.3125 Transmitter Gbps Total Jitter <sup>2</sup> | _ | _ | 55 | ps, p-p | | | | | Transmitter 8 Gbps¹ | | | | | | | | | | T <sub>TX-UTJ</sub> | 8 Gbps Transmitter EyeTx Uncorrelated Total Jitter <sup>1</sup> | _ | 1 | 31.25 | ps, p-p | | | | | T <sub>TX-UDJDD</sub> | 8 Gbps Transmitter EyeTx Uncorrelated Deterministic Jitter <sup>1</sup> | _ | - | 12 | ps, p-p | | | | | T <sub>TX-UPW-TJ</sub> | 8 Gbps Transmitter EyeTx Uncorrelated PW Total Jitter <sup>1</sup> | _ | - | 24 | ps, p-p | | | | | T <sub>TX-UPW-DJDD</sub> | 8 Gbps Transmitter EyeTx Uncorrelated PW Deterministic Jitter <sup>1</sup> | _ | _ | 10 | ps, p-p | | | | | $T_{TX-DJDD}$ | 8 Gbps Transmitter EyeTx Deterministic Jitter <sup>1</sup> | _ | _ | 18 | ps, p-p | | | | | T <sub>TX-RJ</sub> | 8 Gbps Transmitter EyeTx RMS jitter < 1.5 MHz <sup>1</sup> | _ | _ | 1 | ps, RMS | | | | | Transmitter 5 Gbps <sup>3</sup> | | | | | | | | | | T <sub>TX-DJ</sub> | 5 Gbps Transmitter Deterministic Jitter <sup>3</sup> | _ | _ | 22 | ps, p-p | | | | | T <sub>TX-RJ</sub> | 5 Gbps Transmitter Random Jitter <sup>3</sup> | _ | _ | 1 | ps, RMS | | | | | T <sub>TX-TJ</sub> | 5 Gbps Transmitter Total Jitter <sup>3</sup> | _ | _ | 38 | ps, p-p | | | | | Transmitter 3.125 Gl | bps <sup>3</sup> | | | | | | | | | T <sub>TX-DJ</sub> | 3.125 Transmitter Gbps Deterministic Jitter <sup>3</sup> | _ | - | 20 | ps, p-p | | | | | T <sub>TX-RJ</sub> | 3.125 Transmitter Gbps Random Jitter <sup>3</sup> | _ | _ | 1 | ps, RMS | | | | | T <sub>TX-TJ</sub> | 3.125 Transmitter Gbps Total Jitter <sup>3</sup> | _ | _ | 40 | ps, p-p | | | | | Transmitter 2.5 Gbps | <b>s</b> <sup>3</sup> | | | | | | | | | T <sub>TX-DJ</sub> | 2.5 Transmitter Gbps Deterministic Jitter <sup>3</sup> | _ | _ | 20 | ps, p-p | | | | | T <sub>TX-RJ</sub> | 2.5 Transmitter Gbps Random Jitter <sup>3</sup> | _ | _ | 1 | ps, RMS | | | | | Ттх-тл | 2.5 Transmitter Gbps Total Jitter <sup>3</sup> | _ | _ | 40 | ps, p-p | | | | | Transmitter 1.25 Gb | ps <sup>3</sup> | | | | | | | | | T <sub>TX-DJ</sub> | 1.25 Transmitter Gbps Deterministic Jitter <sup>3</sup> | _ | _ | 20 | ps, p-p | | | | | T <sub>TX-RJ</sub> | 1.25 Transmitter Gbps Random Jitter <sup>3</sup> | _ | _ | 1 | ps, RMS | | | | | T <sub>TX-TJ</sub> | 1.25 Transmitter Gbps Total Jitter <sup>3</sup> | _ | _ | 40 | ps, p-p | | | | ### Notes: 8.0 Gbps complies with PCIe 3.0 standards, and the jitter is decomposed as in the table. The pattern used was the PCIe compliance CJPAT. - 2. 10.3125 Gbps rates were taken with the DCA-J at PRBS 2N^15 1 as it has the highest density that would align without resorting to external common clock triggering. - 10 Gb/s was characterized on the transmitter side (DCA-J). The spec calls out for all TX measurements to be taken while a plesio-chronous RX of the same channel is running; - PRBS31 setting the second BERT to run PRBS31 and ran it into the RX on that channel, then the TX is running off of the BERT refclock/ppg, and using the internal generator instead of loopback. - 3. All other rates were taken with the DCA-J at PRBS 2N^7 1. ## 3.24. SERDES High-Speed Data Receiver Table 3.41. Serial Input Data Specifications | Symbol | Description | Condition | Min | Тур | Max | Unit | |----------------------------------|----------------------------------------------------------|---------------------------|-------|-----|-------|------------| | V <sub>RX-DIFF-S</sub> | Differential input sensitivity <sup>1</sup> | _ | 100 | _ | 1200 | mV,<br>p-p | | V <sub>RX-IN</sub> | Input levels | _ | 25 | _ | 1300 | mV,<br>p-p | | RX_SSC | JTOL BER with SSC (.5%Dev 33 kHz<br>Triangle Down Conv.) | _ | _ | _ | -5000 | ppm | | Z <sub>RX-DIFF-DC</sub> | Receiver DC differential impedance | _ | 80 | _ | 120 | Ω | | | | termination_at150mv | 1K | _ | _ | ΚΩ | | Z <sub>RX-HIGH_IMP-DC</sub> | Receiver DC differential impedance when powered down | termination_at_0V | 10K | _ | _ | ΚΩ | | | | termination_at_200mv | 20K | _ | _ | ΚΩ | | | Receiver differential Return Loss, package | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | DI | | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | RL <sub>RX-DIFF</sub> | plus silicon | 2.5 GHz < freq < 4 GHz | 5 | _ | _ | dB | | | | 4 GHz < freq <= 5 GHz | 4 | _ | _ | dB | | | | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | RL <sub>RX-CM</sub> | Receiver common mode Return Loss, package plus silicon | 2.5 GHz < freq <= 4 GHz | 5 | _ | _ | dB | | | package plus silicon | 4.0 GHz < freq <= 5 GHz | 4 | _ | _ | dB | | V 3 | Los of signal Datast Threshold | 50 MHz < freq <= 1.25 GHz | 0.06 | _ | 0.175 | V, p-p | | V <sub>RX-LOS</sub> <sup>3</sup> | Los of signal Detect Threshold | 1.25 GHz < freq < 1.5 GHz | 0.065 | _ | 0.175 | V, p-p | ### Notes: - Measured into 50 Ω Tx impedance at ±5%. With EQ but no stressors added. Fixture de-embedded for 10.3125 Gbps. This is a fixed BER Test with 26% margin. - 2. Refer to PCIe RX stress test. - 3. Loss of signal Detect Threshold has a frequency dependency that effects threshold voltage at temperature dependency where –40 °C is the worst case therefore the two conditions. ## 3.25. Input Data Jitter Tolerance The receiver ability to tolerate incoming signal jitter is very dependent on jitter type. High-speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is a worst-case jitter type. Table 3.42. Receiver Total Jitter Tolerance Specification<sup>1</sup> | Protocol | Description | Frequency | Condition | Min | Тур | Max | Unit | |-----------|---------------|-----------------|---------------------------|-----|-----|-----|------| | | Deterministic | | See 10GBASE-R Spec, CJPAT | - | 1 | - | UI | | 10GBASE-R | Random | 10.3125<br>Gbps | See 10GBASE-R Spec, CJPAT | _ | _ | _ | UI | | | Total | Cups | See 10GBASE-R Spec, CJPAT | _ | _ | 0.7 | UI | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Protocol | Description | Frequency | Condition | Min | Тур | Max | Unit | |-----------|---------------|---------------|-------------------------|-----|-----|------|---------| | | Deterministic | | See PCle Spec | _ | _ | _ | UI | | | Random | 8 Gbps | See PCIe Spec | _ | _ | _ | ps, RMS | | | Total | | See PCIe Spec | _ | _ | _ | UI | | | Deterministic | | See PCIe Spec | _ | _ | _ | UI | | PCle | Random | 5 Gbps | See PCIe Spec | _ | _ | _ | ps, RMS | | | Total | | See PCIe Spec | _ | _ | 0.4 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 2.5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.4 | UI | | | Deterministic | | See RXAUI Spec, PRBS31 | _ | _ | _ | UI | | | Random | 6.25 Gbps | See RXAUI Spec, PRBS31 | _ | _ | _ | ps, RMS | | | Total | | See RXAUI Spec, PRBS31 | _ | _ | 0.4 | UI | | | Deterministic | | _ | _ | _ | _ | UI | | | Random | 5 Gbps | _ | _ | _ | _ | ps, RMS | | Ethernet | Total | | _ | _ | _ | _ | UI | | Ethernet | Deterministic | 2.425 | See XAUI Spec, CJPAT | _ | _ | _ | UI | | | Random | 3.125<br>Gbps | See XAUI Spec, CJPAT | _ | _ | _ | ps, RMS | | | Total | Gups | See XAUI Spec, CJPAT | _ | _ | 0.35 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 1.25 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.7 | UI | | <u> </u> | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.5 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | SLVS_EC | Random | 2.5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.62 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 1.25 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.7 | UI | | | Deterministic | | _ | _ | _ | _ | UI | | | Random | 6.25 Gbps | _ | _ | _ | _ | ps, RMS | | | Total | | _ | _ | _ | _ | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.4 | UI | | | Deterministic | 2.425 | 400 mV differential eye | _ | _ | _ | UI | | CoaXPress | Random | 3.125<br>Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | Juha | 400 mV differential eye | _ | | 0.35 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 2.5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | | _ | 0.4 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 1.25 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | | 1 | 400 mV differential eye | | | 0.7 | UI | | Protocol | Description | Frequency | Condition | Min | Тур | Max | Unit | |----------|---------------|-----------|-----------|-----|-----|-------|---------| | | Deterministic | | _ | 1 | 1 | 1 | UI | | | Random | 8.1 Gbps | _ | 1 | 1 | 1 | ps, RMS | | | Total | | _ | 1 | ı | 0.62 | UI | | | Deterministic | | _ | 1 | 1 | 1 | UI | | | Random | 5.4 Gbps | _ | 1 | - | 1 | ps, RMS | | DP/eDP | Total | | _ | 1 | _ | 0.636 | UI | | DP/EDP | Deterministic | | _ | 1 | - | 1 | UI | | | Random | 2.7 Gbps | _ | ı | ı | 1 | ps, RMS | | | Total | | _ | ı | ı | 0.548 | UI | | | Deterministic | | _ | ı | ı | 1 | UI | | | Random | 1.62 Gbps | _ | - | - | 1 | ps, RMS | | | Total | | _ | _ | _ | 0.778 | UI | ## 3.26. SERDES External Reference Clock The external reference clock selection and its interface are a critical part of system applications for this product. Table 3.43 and Table 3.44 specify the reference clock requirements, over the full range of operating conditions. For other characteristics like jitter, the clock requirements of the target protocol should be used when determining the reference clock source. Table 3.43. External Reference Clock Specification for SDQx\_REFCLKP/N<sup>1</sup> | Symbol | Description | Min | Туре | Max | Unit | |--------------------------------------------|---------------------------------|-------|------|------|----------------------| | F <sub>REF</sub> | Frequency range | 74.25 | 100 | 162 | MHz | | F <sub>REF-PPM</sub> | Frequency tolerance | -300 | _ | 300 | ppm | | V <sub>REF-IN-DIFF</sub> | Input swing, differential clock | 300 | _ | _ | mV, p-p differential | | V <sub>REF-IN</sub> | DC Input levels | -0.3 | _ | 1.15 | V | | D <sub>REF</sub> | Duty cycle | 40 | _ | 60 | % | | Z <sub>REF-IN-TERM-DIFF</sub> <sup>2</sup> | Differential input termination | _ | _ | _ | Ω | ### Notes: - 1. Support HCSL I/O standard, DC coupling only. - No termination. Table 3.44. External Reference Clock Specification for SD\_EXTx\_REFCLKP/N¹ | Symbol | Description | Min | Туре | Max | Unit | |--------------------------------------------|---------------------------------|-------|------|------------------------|----------------------| | F <sub>REF</sub> | Frequency range | 74.25 | _ | 162 | MHz | | F <sub>REF-PPM</sub> | Frequency tolerance | -300 | _ | 300 | ppm | | V <sub>REF-IN-DIFF</sub> | Input swing, differential clock | 200 | _ | 2 × V <sub>CCAUX</sub> | mV, p-p differential | | V <sub>REF-IN</sub> | DC Input levels | 0 | _ | 2 | V | | D <sub>REF</sub> | Duty cycle | 40 | _ | 60 | % | | T <sub>REF-R</sub> | Rise time (20% to 80%) | 200 | 500 | 1000 | ps | | T <sub>REF-F</sub> | Fall time (80% to 20%) | 200 | 500 | 1000 | ps | | Z <sub>REF-IN-TERM-DIFF</sub> <sup>2</sup> | Differential input termination | 70 | 100 | 130 | Ω | #### Notes: 1. Support LVDS and HCSL I/O standards. <sup>1.</sup> Jitter tolerance measurements are done with protocol compliance tests: 10.3125Gbps – 10G Base-R, 3.125 Gbps - XAUI Standard, 8/5/2.5 Gbps - PCIe Standard, 1.25 Gbps SGMII Standard. ## 2. Can be configured as HiZ. # 3.27. PCI Express Electrical and Timing Characteristics ## 3.27.1. PCIe (2.5 Gbps) Over recommended operating conditions. **Table 3.45. PCIe (2.5 Gbps)** | Symbol | Description | Condition | Min. | Тур. | Max. | Unit | |-----------------------------------------------------|-------------------------------------------------------------------|-------------------------|--------|------|--------|---------| | Transmitter <sup>1</sup> | | | | | | | | UI | Unit Interval | _ | 399.88 | 400 | 400.12 | ps | | BW <sub>TX</sub> | Tx PLL bandwidth | _ | 1.5 | _ | 22 | MHz | | $PKG_{TX}$ | Tx PLL Peaking | _ | _ | _ | 3 | dB | | V <sub>TX-DIFF-PP</sub> | Differential p-p Tx voltage swing | _ | 0.8 | _ | 1.2 | Vp-p | | V <sub>TX-DIFF-PP-LOW</sub> | Low power differential p-p Tx voltage swing | _ | 0.4 | ı | 1.2 | Vp-p | | V <sub>TX-DE-RATIO-3.5dB</sub> | Tx de-emphasis level ratio at 3.5 dB | _ | 3 | - | 4 | dB | | T <sub>TX-RISE-FALL</sub> | Transmitter rise and fall time | _ | 0.125 | ı | _ | UI | | T <sub>TX-EYE</sub> | Transmitter Eye, including all jitter sources | _ | 0.75 | 1 | _ | UI | | T <sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> | Max. time between jitter median and max deviation from the median | _ | _ | ı | 0.125 | UI | | RL <sub>TX-DIFF</sub> | Tx Differential Return Loss, including pkg and silicon | _ | 10 | _ | _ | dB | | RL <sub>TX-CM</sub> | Tx Common Mode Return Loss, including pkg and silicon | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | Z <sub>TX-DIFF-DC</sub> | DC differential Impedance | _ | 80 | _ | 120 | Ω | | V <sub>TX-CM-AC-P</sub> | Tx AC peak common mode voltage, RMS | _ | _ | 1 | 20 | mV, RMS | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current | _ | _ | ı | 90 | mA | | V <sub>TX-DC-CM</sub> | Transmitter DC common-<br>mode voltage | _ | 0 | _ | 1.2 | V | | $V_{TX\text{-}IDLE\text{-}DIFF\text{-}AC\text{-}p}$ | Electrical Idle Output peak voltage | _ | _ | _ | 20 | mV | | V <sub>TX-RCV-DETECT</sub> | Voltage change allowed during Receiver Detect | _ | _ | ı | 600 | mV | | T <sub>TX-IDLE-MIN</sub> | Min. time in Electrical Idle | _ | 20 | ı | _ | ns | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from EI Order Set to valid Electrical Idle | _ | _ | ı | 8 | ns | | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _ | _ | _ | 8 | ns | | Receiver <sup>2</sup> | | | | | | | | UI | Unit Interval | _ | 399.88 | 400 | 400.12 | ps | | $V_{RX\text{-DIFF-PP}}$ | Differential Rx peak-peak voltage | _ | 0.175 | _ | 1.2 | Vp-p | | T <sub>RX-EYE</sub> <sup>3</sup> | Receiver eye opening time | _ | 0.4 | _ | _ | UI | | | | | | | | | | Symbol | Description | Condition | Min. | Тур. | Max. | Unit | |-------------------------------------------------------|--------------------------------------------------------------|-----------|------|------|------|----------| | T <sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> <sup>3</sup> | Max time delta between median and deviation from median | _ | _ | - | 0.3 | UI | | RL <sub>RX-DIFF</sub> | Receiver differential Return<br>Loss, package plus silicon | _ | 10 | - | - | dB | | RL <sub>RX-CM</sub> | Receiver common mode<br>Return Loss, package plus<br>silicon | _ | 6 | _ | _ | dB | | Z <sub>RX-DC</sub> | Receiver DC single ended impedance | _ | 40 | _ | 60 | Ω | | Z <sub>RX-DIFF-DC</sub> | Receiver DC differential impedance | _ | 80 | 1 | 120 | Ω | | Z <sub>RX-HIGH-IMP-DC</sub> | Receiver DC single ended impedance when powered down | _ | 200k | _ | _ | Ω | | V <sub>RX-CM-AC-P</sub> <sup>3</sup> | Rx AC peak common mode voltage | _ | _ | _ | 150 | mV, peak | | V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect<br>Threshold | _ | 65 | _ | 175 | mVp-p | - 1. Refer to PCI Express Base Specification Revision 3.0 Table 4.18 test condition and requirement for respective parameters. - 2. Refer to PCI Express Base Specification Revision 3.0 Table 4.24 test condition and requirement for respective parameters. - 3. Spec compliant requirement. ## 3.27.2. PCle (5 Gbps) Over recommended operating conditions. Table 3.46. PCIe (5 Gbps) | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------|----------------------------------------------------------|-----------------|--------|-----|--------|--------| | Transmit <sup>1</sup> | • | | | | | • | | UI | Unit Interval | _ | 199.94 | 200 | 200.06 | ps | | BW <sub>TX-PKG-PLL1</sub> | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL1</sub> | _ | 8 | 1 | 16 | MHz | | BW <sub>TX-PKG-PLL2</sub> | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL2</sub> | _ | 5 | _ | 16 | MHz | | PKG <sub>TX-PLL1</sub> | Tx PLL Peaking corresponding to PKG <sub>TX-PLL1</sub> | _ | | _ | 3 | dB | | PKG <sub>TX-PLL2</sub> | Tx PLL Peaking corresponding to PKG <sub>TX-PLL2</sub> | _ | _ | _ | 1 | dB | | V <sub>TX-DIFF-PP</sub> | Differential p-p Tx voltage swing | _ | 0.8 | _ | 1.2 | V, p-p | | $V_{TX\text{-}DIFF\text{-}PP\text{-}LOW}$ | Low power differential p-p Tx voltage swing | _ | 0.4 | 1 | 1.2 | V, p-p | | V <sub>TX-DE-RATIO-3.5dB</sub> | Tx de-emphasis level ratio at 3.5 dB | _ | 3 | 1 | 4 | dB | | V <sub>TX-DE-RATIO-6dB</sub> | Tx de-emphasis level ratio at 6 dB | _ | 5.5 | _ | 6.5 | dB | | T <sub>MIN-PULSE</sub> | Instantaneous lone pulse width | _ | 0.9 | _ | _ | UI | | T <sub>TX-RISE-FALL</sub> | Transmitter rise and fall time | _ | 0.15 | 1 | _ | UI | | T <sub>TX-EYE</sub> | Transmitter Eye, including all jitter sources | _ | 0.75 | _ | _ | UI | | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------|--------|-----|------------|-------------| | T <sub>TX-DJ</sub> | Tx deterministic jitter > 1.5 MHz | _ | _ | _ | 0.15 | UI | | T <sub>TX-RJ</sub> | Tx RMS jitter < 1.5 MHz | _ | _ | _ | 3 | ps,<br>RMS | | T <sub>RF-MISMATCH</sub> | Tx rise/fall time mismatch | _ | _ | - | 0.1 | UI | | RL <sub>TX-DIFF</sub> | Tx Differential Return Loss, including package and silicon | 50 MHz < freq < 1.25 GHz<br>1.25 GHz < freq < 2.5 GHz | 10 | 1 | | dB<br>dB | | RL <sub>TX-CM</sub> | Tx Common Mode Return Loss, including package and silicon | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | Z <sub>TX-DIFF-DC</sub> | DC differential Impedance | _ | _ | | 120 | Ω | | V <sub>TX-CM-AC-PP</sub> | Tx AC peak common mode voltage, peak-peak | _ | _ | _ | 150 | mV,<br>p-p | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current | _ | _ | _ | 90 | mA | | V <sub>TX-DC-CM</sub> | Transmitter DC common-mode voltage | _ | 0 | _ | 1.2 | V | | V <sub>TX-IDLE-DIFF-DC</sub> | Electrical Idle Output DC voltage | _ | 0 | 1 | 5 | mV | | $V_{TX\text{-}IDLE\text{-}DIFF\text{-}AC\text{-}p}$ | Electrical Idle Differential Output peak voltage | _ | _ | 1 | 20 | mV | | $V_{TX\text{-}RCV\text{-}DETECT}$ | Voltage change allowed during<br>Receiver Detect | _ | _ | - | 600 | mV | | T <sub>TX-IDLE-MIN</sub> | Min. time in Electrical Idle | _ | 20 | - | _ | ns | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from EI Order Set to valid Electrical Idle | _ | _ | 1 | 8 | ns | | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _ | _ | _ | 8 | ns | | L <sub>TX-SKEW</sub> | Lane-to-lane output skew | _ | _ | _ | 500 + 4 UI | ps | | Receive <sup>2</sup> | | | _ | | _ | | | UI | Unit Interval | _ | 199.94 | 200 | 200.06 | ps | | V <sub>RX-DIFF-PP</sub> | Differential Rx peak-peak voltage | _ | 0.343 | 1 | 1.2 | V, p-p | | T <sub>RX-RJ-RMS</sub> | Receiver random jitter tolerance (RMS) | 1.5 MHz – 100 MHz<br>Random noise | _ | - | 4.2 | ps,<br>RMS | | T <sub>RX-DJ</sub> | Receiver deterministic jitter tolerance | _ | _ | _ | 88 | ps | | RI | Receiver differential Return | 50 MHz < freq < 1.25 GHz | 10 | ı | _ | dB | | RL <sub>RX-DIFF</sub> | Loss, package plus silicon | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | RL <sub>RX-CM</sub> | Receiver common mode<br>Return Loss, package plus<br>silicon | _ | 6 | _ | | dB | | Z <sub>RX-DC</sub> | Receiver DC single ended impedance | _ | 40 | | 60 | Ω | | Z <sub>RX-HIGH-IMP-DC</sub> | Receiver DC single ended impedance when powered down | _ | 200k | _ | _ | Ω | | V <sub>RX-CM-AC-P</sub> <sup>3</sup> | Rx AC peak common mode voltage | | _ | _ | 150 | mV,<br>peak | | V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect Threshold | _ | 65 | | 175³ | mV,<br>p-p | | L <sub>RX-SKEW</sub> | Receiver lane-lane skew | | _ | _ | 8 | ns | - 1. Refer to PCI Express Base Specification Revision 3.0 Table 4.18 test condition and requirement for respective parameters. - 2. Refer to PCI Express Base Specification Revision 3.0 Table 4.24 test condition and requirement for respective parameters. - 3. Spec compliant requirement. # 3.27.3. PCIe (8 Gbps) Over recommended operating conditions. ## Table 3.47. PCIe (8 Gbps) | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------|------------------------------------------------------------|---------------------------|--------|-----|---------|------------| | Transmit <sup>1</sup> | | | | | | | | UI | Unit Interval | _ | 124.99 | 125 | 125.007 | ps | | BW <sub>TX-PKG-PLL1</sub> | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL1</sub> | _ | 8 | _ | 16 | MHz | | BW <sub>TX-PKG-PLL2</sub> | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL2</sub> | _ | 5 | _ | 16 | MHz | | PKG <sub>TX-PLL1</sub> | Tx PLL Peaking corresponding to PKG <sub>TX-PLL1</sub> | _ | _ | _ | 3 | dB | | PKG <sub>TX-PLL2</sub> | Tx PLL Peaking corresponding to PKG <sub>TX-PLL2</sub> | _ | _ | _ | 1 | dB | | V <sub>TX-DIFF-PP</sub> | Differential p-p Tx voltage swing | _ | 0.8 | _ | 1.3 | V, p-p | | V <sub>TX-EIEOS-RS</sub> | Min swing during EIEOS for reduced swing | _ | 0.232 | _ | _ | V, p-p | | T <sub>TX-EYE</sub> | Transmitter Eye, including all jitter sources | _ | 0.75 | _ | _ | UI | | T <sub>TX-UTJ</sub> | Transmitter EyeTx uncorrelated total jitter | 10 <sup>-12</sup> BER | _ | - | 31.25 | ps PP | | T <sub>TX-UDJDD</sub> | Transmitter EyeTx<br>uncorrelated deterministic<br>jitter | _ | _ | _ | 12 | ps PP | | T <sub>TX-UPW-TJ</sub> | Transmitter EyeTx Total uncorrelated PWJ | 10 <sup>-12</sup> BER | _ | _ | 24 | ps PP | | T <sub>TX-UPW-DJDD</sub> | Transmitter EyeTx<br>uncorrelated deterministic<br>jitter | _ | _ | _ | 10 | ps PP | | T <sub>TX-DDJD</sub> | Transmitter EyeTx Data dependent jitter | _ | _ | _ | 18 | ps PP | | T <sub>TX-RJ</sub> | Tx RMS jitter < 1.5 MHz | PO-P9 EQ States | _ | - | 1 | ps,<br>RMS | | | Ty Differential Beturn Less | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | $RL_{TX\text{-DIFF}}$ | Tx Differential Return Loss, including package and silicon | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | | | 2.5 GHz < freq < 4 GHz | 4 | _ | _ | dB | | RL <sub>TX-CM</sub> | Tx Common Mode Return Loss, | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | · · = IX-CIVI | including package and silicon | 2.5 GHz < freq < 4 GHz | 3 | _ | _ | dB | | Z <sub>TX-DIFF-DC</sub> | DC differential Impedance | _ | 80 | _ | 120 | Ω | | V | Tx AC peak common mode | 4 GHz LPF | _ | _ | 150 | mV,<br>p-p | | V <sub>TX-CM-AC-PP</sub> | voltage, peak-peak | 30 kHz to 500 MHz | _ | | 50 | mV,<br>p-p | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current | _ | _ | _ | _ | mA | | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------|--------------------------------------------------------------|-----------------------------------------------|--------|--------------------|---------|--------| | V <sub>TX-DC-CM</sub> | Transmitter DC common-mode voltage (Allowed) | _ | 0 | _ | 1.2 | V | | V <sub>TX-IDLE-DIFF-DC</sub> | Electrical Idle Output DC voltage | _ | 0 | _ | 5 | mV | | V <sub>TX-IDLE-DIFF-AC-p</sub> | Electrical Idle Differential Output peak voltage | _ | _ | _ | 20 | mV | | V <sub>TX-RCV-DETECT</sub> | Voltage change allowed during Receiver Detect | _ | _ | _ | 600 | mV | | T <sub>TX-IDLE-MIN</sub> | Min. time in Electrical Idle | _ | 20 | _ | _ | ns | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from El Order Set to valid Electrical Idle | _ | _ | _ | 8 | ns | | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _ | _ | _ | 8 | ns | | Receive <sup>2</sup> | • | | • | | | | | UI | Unit Interval | _ | 124.99 | 125 | 125.007 | ps | | T <sub>RX-JTOL-BP-MASK</sub> | JTOL Bandpass Masks<br>(Optional) | Sin sweeps with DJ and RJ | _ | 0 error<br>in 3e9 | _ | BER | | T <sub>RX-eye-stress</sub> | RX input stress test (Amplitude and Jitter stress tolerance) | _ | _ | 0 error<br>in 1e12 | _ | BER | | | 2 . 1:55 | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | $RL_RX\text{-DIFF}$ | Receiver differential Return Loss, package plus silicon | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | | Loss, package plus silicon | 2.5 GHz < freq < 4 GHz | 5 | _ | _ | dB | | | Receiver common mode | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | RL <sub>RX-CM</sub> | Return Loss, package plus silicon | 2.5 GHz < freq <= 4 GHz | 5 | _ | _ | dB | | Z <sub>RX-DIFF-DC</sub> | Receiver DC differential impedance | _ | 80 | _ | 120 | Ω | | | Receiver DC differential | termination_at150mV | 1K | _ | _ | ΚΩ | | Z <sub>RX-HIGH-IMP-DC</sub> | impedance when powered | termination_at_0V | 10K | _ | _ | ΚΩ | | | down | termination_at_200mV | 20K | _ | _ | ΚΩ | | V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect Threshold | Max bit rate of 3 Gbps (1.5 GHz) <sup>3</sup> | 65 | _ | 175 | mV, pp | - 1. Refer to PCI Express Base Specification Revision 3.0 Table 4.18 test condition and requirement for respective parameters. - 2. Refer to PCI Express Base Specification Revision 3.0 Table 4.24 test condition and requirement for respective parameters. - 3. $V_{RX-IDLE-DET-DIFF-PP}$ must use proportionally lower Idle bit rate to accommodate the detector Max Frequency of 1.5GHz. ## 3.28. SGMII Characteristics ## 3.28.1. SGMII Specifications Over recommended operating conditions. Table 3.48. SGMII | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------|------------------------------|-----|------|------|------| | f <sub>DATA</sub> | SGMII Data Rate | _ | ı | 1250 | - | MHz | | f <sub>REFCLK</sub> | SGMII Reference Clock Frequency (Data<br>Rate / 10) | _ | _ | 125 | _ | MHz | | J <sub>TOL_DET</sub> | Jitter Tolerance, Deterministic | Periodic jitter <<br>300 kHz | | _ | 0.11 | UI | | J <sub>TOL_TOL</sub> | Jitter Tolerance, Total | Periodic jitter <<br>300 kHz | | - | 0.31 | UI | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |--------|----------------------------------------|-----------------|------|-----|-----|------| | Δf/f | Data Rate and Reference Clock Accuracy | | -300 | ı | 300 | ppm | 1. J<sub>TOT</sub> can meet the following jitter mask specifications: 0 to 3.5 kHz: 10 UI; 3.5 to 700 kHz: log-log slope 10 UI to 0.05 UI; • above 700 kHz: 0.05 UI. # 3.29. sysCONFIG Port Timing Specifications Over recommended operating conditions. **Table 3.49. sysCONFIG Port Timing Specifications** | Symbol | Parameter | Device | Min | Тур. | Max | Unit | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------|-----|------| | Master SPI POR | R/REFRESH Timing | | | | | | | t <sub>ICFG</sub> | REFRESH command executed, to the rising edge of INITN | _ | _ | _ | 30 | μs | | t <sub>VMC</sub> | Time from rising edge of INITN to the valid Master MCLK | 1 | _ | 1 | 5 | μs | | f <sub>MCLK_DEF</sub> | Default MCLK frequency (Before MCLK frequency selection in bitstream) | | - | 3.5 | _ | MHz | | t <sub>ICFG_POR</sub> | Time during POR, from V <sub>CC</sub> , V <sub>CCAUX</sub> , V <sub>CCIO0</sub> , or V <sub>CCIO1</sub> (whichever is the last) pass POR trip voltage, to the rising edge if INITN | 1 | 1 | 1 | 5 | ms | | Slave SPI/I <sup>2</sup> C/I3 | BC POR/REFRESH Timing | | | | | | | t <sub>MSPI_INH</sub> | Time during POR, from V <sub>CC</sub> , V <sub>CCAUX</sub> , V <sub>CCIOO</sub> or V <sub>CCIO1</sub> (whichever is the last) pass POR trip voltage, or REFRESH command executed, to pull PROGRAMN LOW to prevent entering MSPI mode | I | _ | I | 1 | μs | | tact_programn_h | Minimum time driving PROGRAMN HIGH after last activation clock | - | 50 | - | _ | ns | | t <sub>CONFIG_CCLK</sub> | Minimum time to start driving CCLK (SSPI) after PROGRAMN HIGH | _ | 50 | _ | _ | ns | | t <sub>CONFIG_SCL</sub> | Minimum time to start driving SCL (I <sup>2</sup> C/I3C) after PROGRAMN HIGH | _ | 50 | _ | _ | ns | | PROGRAMN Co | onfiguration Timing | | | | | | | t <sub>PROGRAMN_L</sub> | PROGRAMN LOW pulse accepted | _ | 50 | _ | _ | ns | | t <sub>PROGRAMN_H</sub> | PROGRAMN HIGH pulse accepted | _ | 60 | _ | _ | ns | | t <sub>PROGRAMN_RJ</sub> | PROGRAMN LOW pulse rejected | _ | _ | _ | 25 | ns | | t <sub>INIT_LOW</sub> | PROGRAMN LOW to INITN LOW | _ | _ | _ | 100 | ns | | t <sub>INIT_HIGH</sub> | PROGRAMN LOW to INITN HIGH | 1 | _ | 1 | 40 | μs | | t <sub>DONE_LOW</sub> | PROGRAMN LOW to DONE LOW | _ | _ | _ | 55 | μs | | t <sub>DONE_HIGH</sub> | PROGRAMN HIGH to DONE HIGH | 1 | - | 1 | 2 | S | | $t_{\text{IODISS}}$ | PROGRAMN LOW to I/O Disabled | 1 | - | 1 | 125 | ns | | Master SPI | | | | | | | | f <sub>MCLK</sub> <sup>1</sup> | Max selected MCLK output frequency | 1 | - | 150 | 165 | MHz | | f <sub>MCLK_DC</sub> | MCLK output clock duty cycle | _ | 40 | _ | 60 | % | | t <sub>MCLKH</sub> | MCLK output clock pulse width HIGH | _ | 3 | _ | _ | ns | | t <sub>MCLKL</sub> | MCLK output clock pulse width LOW | _ | 3 | _ | _ | ns | | t <sub>SU_MSI</sub> | MSI to MCLK setup time | _ | 3 | _ | | ns | | Symbol | Parameter | Device | Min | Тур. | Max | Unit | |-------------------------|-------------------------------------------------------|--------|------|-------|-----------------|--------| | t <sub>HD_MSI</sub> | MSI to MCLK hold time | _ | 0.5 | _ | _ | ns | | t <sub>CO_MSO</sub> | MCLK to MSO delay | _ | _ | _ | 12 | ns | | Slave SPI | · | | | | | | | t | CCLK input clock frequency | | | | 135 | MHz | | f <sub>CCLK_W</sub> | (For write transaction) <sup>2</sup> | _ | _ | _ | 155 | IVITZ | | f <sub>CCLK_R</sub> | CCLK input clock frequency | _ | _ | _ | 4 | MHz | | TCCLK_R | (For read transaction) <sup>3</sup> | | | | | 141112 | | t <sub>CCLKH</sub> | CCLK input clock pulse width HIGH | _ | 3.5 | _ | _ | ns | | t <sub>CCLKL</sub> | CCLK input clock pulse width LOW | _ | 3.5 | _ | _ | ns | | t <sub>VMC_SLAVE</sub> | Time from rising edge of INITN to Slave CCLK driven | _ | 50 | _ | _ | ns | | t <sub>VMC_MASTER</sub> | CCLK input clock duty cycle | _ | 40 | _ | 60 | % | | t <sub>su_ssi</sub> | SSI to CCLK setup time | _ | 3.2 | _ | _ | ns | | t <sub>HD_SSI</sub> | SSI to CCLK hold time | _ | 1.9 | _ | _ | ns | | t <sub>CO_SSO</sub> | CCLK falling edge to valid SSO output | _ | 3.05 | _ | 16 <sup>5</sup> | ns | | t <sub>EN_SSO</sub> | CCLK falling edge to SSO output enabled | _ | 3.05 | _ | 16 <sup>5</sup> | ns | | t <sub>DIS_SSO</sub> | CCLK falling edge to SSO output disabled | _ | 3.05 | _ | 16 <sup>5</sup> | ns | | t <sub>HIGH_SCSN</sub> | SCSN HIGH time | _ | 74 | _ | _ | ns | | t <sub>SU_SCSN</sub> | SCSN to CCLK setup time | _ | 3.5 | _ | _ | ns | | t <sub>HD_SCSN</sub> | SCSN to CCLK hold time | _ | 1.6 | _ | _ | ns | | I <sup>2</sup> C/I3C | | | | | | | | f <sub>SCL_I2C</sub> | SCL input clock frequency for I <sup>2</sup> C | _ | _ | _ | 1 | MHz | | f <sub>SCL_I3C</sub> | SCL input clock frequency for I3C | _ | _ | _ | 12 | MHz | | t <sub>SCLH_I2C</sub> | SCL input clock pulse width HIGH for I <sup>2</sup> C | _ | 400 | _ | _ | ns | | t <sub>SCLL_I2C</sub> | SCL input clock pulse width LOW for I <sup>2</sup> C | _ | 400 | _ | _ | ns | | t <sub>SU_SDA_I2C</sub> | SDA to SCL setup time for I <sup>2</sup> C | _ | 250 | _ | _ | ns | | t <sub>HD_SDA_I2C</sub> | SDA to SCL hold time for I <sup>2</sup> C | _ | 50 | _ | _ | ns | | t <sub>SU_SDA_I3C</sub> | SDA to SCL setup time for I3C | _ | 30 | _ | _ | ns | | t <sub>HD_SDA_I3C</sub> | SDA to SCL hold time for I3C | | 30 | _ | _ | ns | | t <sub>CO_SDA</sub> | SCL falling edge to valid SDA output | _ | _ | _ | 200 | ns | | t <sub>EN_SDA</sub> | SCL falling edge to SDA output enabled | | _ | _ | 200 | ns | | t <sub>DIS_SDA</sub> | SCL falling edge to SDA output disabled | _ | _ | _ | 200 | ns | | Wake-Up Tim | ing | | | | | | | t <sub>DONE_HIGH</sub> | Last configuration clock cycle to DONE going HIGH | _ | _ | _ | 60 | μs | | t <sub>FIO_EN</sub> | User I/O enabled in Early I/O Mode | _ | _ | 38096 | _ | cycle | | t <sub>IOEN</sub> | Configure clock to user I/O enabled | _ | 130 | _ | | ns | | t <sub>MCLKZ</sub> | Master MCLK to Hi-Z | _ | _ | _ | 2.5 | μs | | | | | | | | | - 1. $f_{MCLK}$ has a dependency on HFOSC and is 1/3 of $f_{CLKHF}$ . - 2. Supported input clock frequency for bursting in configuration bitstream to the device. - 3. Supported input clock frequency for reading out data transactions from the device. - 4. Refer to the following equations to determine the supported input clock frequency for read transaction. Assumption: The skew between CCLK and SSO on board is zero. $$\frac{1}{2}$$ CCLK - $tCO(max)$ - $Tsu > 0$ $$CCLK > 2(tCO(max) + Tsu)$$ CCLK – Input clock period. $f_{CCLK}$ <sub>R</sub> = 1/CCLK. $t_{\text{CO}}\left(\text{max}\right)$ – Equivalent to $t_{\text{CO\_SSO}}$ or $t_{\text{EN\_SSO}}$ max value. $T_{su}$ – Setup time requirement for host controller I/O. For customer that can only use single clock for read/write operation, the Fmax is limited by the Fmax for read operation. For example: $t_{CO}$ (max) = 30 ns and $T_{su}$ = 2 ns. $$CCLK > 2(tCO(max) + Tsu)$$ $$CCLK > 2(30 ns + 2 ns)$$ $$CCLK > 64 ns$$ $$fCCLK_R = \frac{1}{64 ns} = 15.62MHz$$ For the customer that wants to do the programming at 135 MHz or faster than Fmax for read operation: - Have a mechanism in the host controller to switch between read clock and write clock for read/write transaction. For example, refer to SPI specification to switch between read and write clock by changing the SPI Baud Rate Register (SPIBR) if standard SPI controller is used as the host. - Implementing a mechanism to adjust/calibrate the sampling clock edge when the valid data becomes available. - 5. Based on SLOW (default) slew rate control on Config output pins. $t_{INITL}$ = SRAM memory initialization period Figure 3.14. Configuration Error Notification (1) Figure 3.15. Master SPI POR/REFRESH Timing © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 3.16. Slave SPI/I<sup>2</sup>C/I3C POR/REFRESH Timing Figure 3.17. Master SPI PROGRAMN Timing Figure 3.18. Slave SPI/I<sup>2</sup>C/I3C PROGRAMN Timing Figure 3.19. Master SPI Configuration Timing Figure 3.20. Slave SPI Configuration Timing Figure 3.21. I<sup>2</sup>C/I3C Configuration Timing Figure 3.22. Master SPI Wake-Up Timing Figure 3.23. Slave SPI/I<sup>2</sup>C/I3C Wake-Up Timing # 3.30. JTAG Port Timing Specifications Over recommended operating conditions. **Table 3.50. JTAG Port Timing Specifications** | Symbol | Parameter | Min | Тур. | Max | Unit | |----------------------|--------------------------------------------------------------------|------|------|-----|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | _ | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 5 | _ | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 5 | _ | _ | ns | | t <sub>BTRF</sub> | TCK [BSCAN] rise/fall time <sup>1</sup> | 1000 | _ | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | _ | 14 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | _ | 14 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | _ | 14 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 25 | _ | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | _ | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | _ | _ | 25 | ns | #### Note: 1. Based on default I/O setting of slow slew rate. Figure 3.24. JTAG Port Timing Waveforms ## 3.31. Switching Test Conditions Figure 3.25 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are listed in Table 3.51. \*CL Includes Test Fixture and Probe Capacitance Figure 3.25. Output Test Load, LVTTL and LVCMOS Standards Table 3.51. Test Fixture Required Components, Non-Terminated Interfaces<sup>1</sup> | Test Condition | R <sub>1</sub> | R <sub>2</sub> | C <sub>L</sub> | Timing Ref. | V <sub>T</sub> | |----------------------------------------------------------|----------------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | | | | | LVCMOS 3.3 = 1.5 V | _ | | | | | | LVCMOS $2.5 = V_{CCIO}/2$ | _ | | LVTTL and other LVCMOS settings (L $\geq$ H, H $\geq$ L) | $\infty$ | $\infty$ | 0 pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 3.3 = 1.5 V LVCMOS 2.5 = V <sub>CCIO</sub> /2 LVCMOS 1.8 = V <sub>CCIO</sub> /2 LVCMOS 1.5 = V <sub>CCIO</sub> /2 LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _ | | LVCMOS 2.5 I/O (Z ≥ H) | ∞ | 1 ΜΩ | 0 pF | V <sub>ccio</sub> /2 | _ | | LVCMOS 2.5 I/O (Z ≥ L) | 1 ΜΩ | × × | 0 pF | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> | | LVCMOS 2.5 I/O (H ≥ Z) | $\infty$ | 100 | 0 pF | V <sub>OH</sub> – 0.10 | _ | | LVCMOS 2.5 I/O (L ≥ Z) | 100 | × × | 0 pF | V <sub>OL</sub> + 0.10 | V <sub>CCIO</sub> | #### Note: 1. Output test conditions for all other interfaces are determined by the respective standards. # 4. DC and Switching Characteristics for Automotive All specifications in this section are characterized within recommended operating conditions unless otherwise specified. ## 4.1. Absolute Maximum Ratings **Table 4.1. Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------| | V <sub>CC</sub> , V <sub>CCECLK</sub> | Supply Voltage | -0.5 | 1.10 | V | | V <sub>CCAUX</sub> , V <sub>CCAUX</sub> ,<br>V <sub>CCAUX</sub> , V <sub>CCAUX</sub> ,<br>V <sub>CCAUX</sub> | Supply Voltage | -0.5 | 1.98 | V | | V <sub>CCIO0, 1, 2, 6, 7</sub> | I/O Supply Voltage | -0.5 | 3.63 | V | | V <sub>CCIO3, 4, 5</sub> | I/O Supply Voltage | -0.5 | 1.98 | V | | V <sub>CCPLLSD*</sub> | SERDES Block PLL Supply Voltage | -0.5 | 1.98 | V | | $V_{CCSD*}$ | SERDES Supply Voltage | -0.5 | 1.10 | V | | V <sub>CCSDCK</sub> | SERDES Clock Buffer Supply Voltage | -0.5 | 1.10 | V | | V <sub>CCADC18</sub> | ADC Block 1.8 V Supply Voltage | -0.5 | 1.98 | V | | V <sub>CCAUXSDQ</sub> * | SERDES AUX Supply Voltage | -0.5 | 1.98 | V | | _ | Input or I/O Voltage Applied, Bank 0,<br>Bank 1, Bank 2, Bank 6, Bank 7 | -0.5 | 3.63 | V | | _ | Input or I/O Voltage Applied, Bank 3,<br>Bank 4, Bank 5 | -0.5 | 1.98 | V | | _ | Voltage Applied on SERDES Pins | -0.5 | 1.98 | V | | T <sub>A</sub> | Storage Temperature (Ambient) | -65 | +150 | °C | | T <sub>J</sub> | Junction Temperature | _ | +125 | °C | ### Notes: - Stress above those listed under the Absolute Maximum Ratings may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - Compliance with the Lattice Thermal Management document is required. - All voltages are referenced to GND. - All V<sub>CCAUX</sub> should be connected to PCB. # 4.2. Recommended Operating Conditions Table 4.2. Recommended Operating Conditions 1, 2, 3 | Symbol | Parameter | Conditions | Min | Тур. | Max | Unit | |---------------------------------------|-----------------------------------------|-------------------------------------------|-------|------|------|------| | V <sub>CC</sub> , V <sub>CCECLK</sub> | Core Supply Voltage | V <sub>CC</sub> = 1.0 | 0.95⁵ | 1.00 | 1.05 | V | | V <sub>CCAUX</sub> | Auxiliary Supply Voltage | Bank 0, Bank 1, Bank 2, Bank 6,<br>Bank 7 | 1.71 | 1.80 | 1.89 | V | | V <sub>CCAUXH3/4/5</sub> | Auxiliary Supply Voltage | Bank 3, Bank 4, Bank 5 | 1.71 | 1.80 | 1.89 | V | | V <sub>CCAUXA</sub> | Auxiliary Supply Voltage for core logic | _ | 1.71 | 1.80 | 1.89 | V | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Symbol | Parameter | Conditions | Min | Тур. | Max | Unit | |------------------------|---------------------------------------------------|----------------------------------------------------------------------|--------|------|--------|------| | | | V <sub>CCIO</sub> = 3.3 V, Bank 0, Bank 1,<br>Bank 2, Bank 6, Bank 7 | 3.135 | 3.30 | 3.465 | V | | | | V <sub>CCIO</sub> = 2.5 V, Bank 0, Bank 1,<br>Bank 2, Bank 6, Bank 7 | 2.375 | 2.50 | 2.625 | V | | | | V <sub>CCIO</sub> = 1.8 V, All Banks | 1.71 | 1.80 | 1.89 | V | | $V_{CCIO}$ | I/O Driver Supply Voltage | V <sub>CCIO</sub> = 1.5 V, All Banks <sup>4</sup> | 1.425 | 1.50 | 1.575 | V | | | | V <sub>CCIO</sub> = 1.35 V, All Banks (For DDR3L Only) | 1.2825 | 1.35 | 1.4175 | V | | l | | V <sub>CCIO</sub> = 1.2 V, All Banks <sup>4</sup> | 1.14 | 1.20 | 1.26 | V | | | | V <sub>CCIO</sub> = 1.0 V, Bank 3, Bank 4,<br>Bank 5 | 0.95 | 1.00 | 1.05 | V | | ADC External F | Power Supplies | | | | | | | V <sub>CCADC18</sub> | ADC 1.8 V Power Supply | _ | 1.71 | 1.80 | 1.89 | V | | SERDES Block | External Power Supplies | | | | | | | V <sub>CCSD*</sub> | Supply Voltage for SERDES<br>Block and SERDES I/O | _ | 0.95 | 1.00 | 1.05 | ٧ | | V <sub>CCSDCK</sub> | Supply Voltage for SERDES<br>Clock Buffer | _ | 0.95 | 1.00 | 1.05 | V | | V <sub>CCPLLSD*</sub> | SERDES Block PLL Supply<br>Voltage | _ | 1.71 | 1.80 | 1.89 | V | | V <sub>CCAUXSDQ*</sub> | SERDES Block Auxiliary<br>Supply Voltage | _ | 1.71 | 1.80 | 1.89 | ٧ | | Operating Tem | perature | | | | | | | t <sub>JAUTO</sub> | Junction Temperature,<br>Automotive Operation | _ | -40 | _ | 125 | °C | - 1. For correct operation, all supplies must be held in their valid operation voltage range. - 2. All supplies with the same voltage should be from the same voltage source. Proper isolation filters are needed to properly isolate noise from each other. - 3. Common supply rails must be tied together except SERDES. - 4. MSPI (Bank 0) and JTAG, SSPI, $I^2C$ , and I3C (Bank 1) ports are supported for $V_{CCIO} = 1.8 \text{ V}$ to 3.3 V. - 5. For 10G SERDES usages, $V_{CC}$ voltage should be within the range from 0.97 V to 1.05 V. ## 4.3. Power Supply Ramp Rates #### **Table 4.3. Power Supply Ramp Rates** | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------|-----|-----|-----|------| | t <sub>RAMP</sub> | Power Supply ramp rates for all supplies <sup>1</sup> | 0.1 | ı | 50 | V/ms | #### Notes: - 1. Assume monotonic ramp rates. - 2. All supplies need to be in the operating range as defined in Recommended Operating Conditions when the device has completed configuration and entering User Mode. Supplies that are not in the operating range need to be adjusted to faster ramp rate, or user must delay configuration or wake up. ## 4.4. Power up Sequence Power-On-Reset (POR) puts the CertusPro-NX device into a reset state. There is no power up sequence required for the CertusPro-NX device. Table 4.4. Power-On Reset<sup>1</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------------------------|-----------------------------------------|------|------|------|------| | Power-On-Reset ramp-up trip | V <sub>CC</sub> | 0.72 | _ | 0.84 | V | | | V <sub>PORUP</sub> | point (Monitoring V <sub>CC</sub> , V <sub>CCAUX</sub> , | V <sub>CCAUX</sub> | 1.30 | 1 | 1.64 | V | | | V <sub>CCIO0</sub> and V <sub>CCIO1</sub> ) | V <sub>CCIO0</sub> , V <sub>CCIO1</sub> | 0.87 | - | 1.07 | V | | M | Power-On-Reset ramp-down trip | V <sub>CC</sub> | 0.48 | _ | 0.85 | V | | V <sub>PORDN</sub> | point (Monitoring $V_{CC}$ and $V_{CCAUX}$ ) | V <sub>CCAUX</sub> | 1.36 | ı | 1.64 | V | #### Note: ## 4.5. On-chip Programmable Termination The CertusPro-NX devices support a variety of programmable on-chip terminations options, including: - Dynamically switchable Single-Ended Termination with programmable resistor values of 50 $\Omega$ , 75 $\Omega$ , or 150 $\Omega$ . Termination to ground for LPDDR4, and termination to V<sub>CCIO</sub>/2 for all other non-LPDDR4. - Common mode termination of 100 $\Omega$ for differential inputs. Figure 4.1. On-chip Termination See Table 4.5 for termination options for input modes. Table 4.5. On-Chip Termination Options for Input Modes | IO_TYPE | Differential Termination Resistor <sup>1, 2, 3</sup> | Terminate to V <sub>CCIO</sub> /2 <sup>1, 2, 3</sup> | |------------|------------------------------------------------------|------------------------------------------------------| | subLVDS | 100, OFF | OFF | | SLVS | 100, OFF | OFF | | MIPI_DPHY | 100 | OFF | | HSTL15D_I | 100, OFF | OFF | | SSTL15D_I | 100, OFF | OFF | | SSTL135D_I | 100, OFF | OFF | | HSUL12D | 100, OFF | OFF | | LVSTLD_I | OFF | OFF, 40, 48, 60, 80, 120 | | LVSTLD_II | OFF | OFF, 80, 120 | | LVCMOS15H | OFF | OFF | | LVCMOS12H | OFF | OFF | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. V<sub>CCIOO</sub> does not have a Power-On-Reset ramp down detection. V<sub>CCIOO</sub> must remain within the Recommended Operating Conditions to ensure proper operation. | IO_TYPE | Differential Termination Resistor <sup>1, 2, 3</sup> | Terminate to V <sub>CCIO</sub> /2 <sup>1, 2, 3</sup> | |-----------|------------------------------------------------------|------------------------------------------------------| | LVCMOS10H | OFF | OFF | | LVCMOS12H | OFF | OFF | | LVCMOS10H | OFF | OFF | | LVCMOS18H | OFF | OFF, 40, 50, 60, 75 | | HSTL15_I | OFF | 50 | | SSTL15_I | OFF | OFF, 40, 50, 60, 75 | | SSTL135_I | OFF | OFF, 40, 50, 60, 75 | | HSUL12 | OFF | OFF, 40, 50, 60, 75 | | LVSTL_I | OFF | OFF, 40, 48, 60, 80, 120 | | LVSTL_II | OFF | OFF, 80, 120 | - 1. Single-ended Terminate Resistor (to ground for LPDDR4, to V<sub>CCIO</sub>/2 for all other non-LPDDR4) and Differential Resistor when turned on can only have one setting per bank. Only left and right banks have this feature. - Use of Single-ended Terminate Resistor (to ground for LPDDR4, to V<sub>CCIO</sub>/2 for all other non-LPDDR4) and Differential Termination Resistor are mutually exclusive in an I/O bank. - 3. Tolerance for single-ended termination resistor is -10/60%, while for differential termination resistor is -15/15%. Refer to sysI/O Usage Guide for Nexus Platform (FPGA-TN-02067) for on-chip termination usage and value ranges. ### 4.6. Hot Socketing Specifications **Table 4.6. Hot Socketing Specifications for GPIO** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | I <sub>DK</sub> | Input or I/O Leakage Current for<br>Wide Range I/O (excluding<br>MCLK/MCSN/MOSI/INITN/DONE) | $0 < V_{IN} < V_{IH}(max)$<br>$0 < V_{CC} < V_{CC}(max)$<br>$0 < V_{CCIO} < V_{CCIO}(max)$<br>$0 < V_{CCAUX} < V_{CCAUX}(max)$ | -1.5 | _ | 1.5 | mA | #### Notes: - 1. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub>, or I<sub>BH</sub>. - 2. Hot socketing specification is defined at a device junction temperature of 85°C or below. When the device junction temperature is above 85°C, the IDK current can exceed the above specification limit. - 3. Going beyond the hot socketing ranges specified here can cause exponentially higher leakage currents and potential reliability issues. A total of 64 mA per 8 I/O should not be exceeded. ### 4.7. ESD Performance Refer to the CertusPro-NX Product Family Qualification Summary for complete qualification data, including ESD performance. ### 4.8. DC Electrical Characteristics Table 4.7. DC Electrical Characteristics - Wide Range (Over Recommended Operating Conditions) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------------------------------|-------------------------------------------|--------------------------------------------|-----|-----|------|------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | Input or I/O Leakage current (Automotive) | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 10 | μΑ | | I <sub>IH</sub> <sup>2</sup> | Input or I/O Leakage current | $V_{CCIO} \le V_{IN} \le V_{IH} (max)$ | _ | _ | 100 | μΑ | | I <sub>PU</sub> | I/O Weak Pull-up Resistor<br>Current | $0 \le V_{IN} \le 0.7 \times V_{CCIO}$ | -30 | _ | -150 | μА | | I <sub>PD</sub> | I/O Weak Pull-down Resistor<br>Current | $V_{IL}$ (max) $\leq V_{IN} \leq V_{CCIO}$ | 30 | _ | 150 | μА | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | V <sub>IN</sub> = V <sub>IL</sub> (max) | 30 | _ | _ | μΑ | All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|----------------------------------|--------------------------------|-----------------------|-----|-----------------------|------| | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 \times V_{CCIO}$ | -30 | 1 | 1 | μΑ | | I <sub>BHLO</sub> | Bus hold low Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | - | 150 | μΑ | | Івнно | Bus hold high Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | - | -150 | μΑ | | $V_{BHT}$ | Bus Hold Trip Points | _ | V <sub>IL</sub> (max) | 1 | V <sub>IH</sub> (min) | V | - 1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output tri-stated. Bus Maintenance circuits are disabled. - 2. The input leakage current I<sub>IH</sub> is the worst-case input leakage per GPIO when the pad signal is high and higher than the bank V<sub>CCIO</sub>. This is considered a mixed mode input. Table 4.8. DC Electrical Characteristics - High Speed (Over Recommended Operating Conditions) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------------------------------|----------------------------------------|-------------------------------------------------------------|-----------------------|-----|-----------------------|------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | Input or I/O Leakage | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 10 | μΑ | | I <sub>PU</sub> | I/O Weak Pull-up Resistor<br>Current | $0 \le V_{IN} \le 0.7 \times V_{CCIO}$ | -30 | _ | -150 | μΑ | | I <sub>PD</sub> | I/O Weak Pull-down Resistor<br>Current | V <sub>IL</sub> (max) ≤ V <sub>IN</sub> ≤ V <sub>CCIO</sub> | 30 | _ | 150 | μА | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | V <sub>IN</sub> = V <sub>IL</sub> (max) | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 \times V_{CCIO}$ | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus hold low Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 150 | μΑ | | I <sub>внно</sub> | Bus hold high Overdrive Current | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | -150 | μΑ | | V <sub>BHT</sub> | Bus Hold Trip Points | _ | V <sub>IL</sub> (max) | _ | V <sub>IH</sub> (min) | V | #### Note: Table 4.9. Capacitors - Wide Range (Over Recommended Operating Conditions) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | C <sub>1</sub> <sup>1</sup> | I/O Capacitance <sup>1</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, \\ V_{CC} = \text{typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | 1 | 6 | I | pF | | C <sub>2</sub> <sup>1</sup> | Dedicated Input Capacitance <sup>1</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, \\ V_{CC} = \text{typ.}, V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | 1 | 6 | - | pF | #### Note: 1. $T_A 25 \, {}^{\circ}\text{C}$ , $f = 1.0 \, \text{MHz}$ . Table 4.10. Capacitors - High Performance (Over Recommended Operating Conditions) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | C <sub>1</sub> <sup>1</sup> | I/O Capacitance <sup>1</sup> | $V_{CCIO}$ = typ., $V_{IO}$ = 1.8 V, 1.5 V, 1.2 V, $V_{CC}$ = typ., $V_{IO}$ = 0 to $V_{CCIO}$ + 0.2 V | - | 6 | - | pF | | C <sub>2</sub> <sup>1</sup> | Dedicated Input Capacitance <sup>1</sup> | $V_{CCIO} = 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{typ.},$<br>$V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | - | 6 | - | pF | | C <sub>3</sub> ¹ | SERDES I/O Capacitance | $V_{CCSD*} = 1.0 \text{ V}, V_{CC} = \text{typ.}, V_{IO} = 0 \text{ to}$<br>$V_{CCSD*} + 0.2 \text{ V}$ | 1 | 5 | - | pF | #### Note: 1. $T_A$ 25 °C, f = 1.0 MHz. Table 4.11. Single Ended Input Hysteresis - Wide Range (Over Recommended Operating Conditions) | IO_TYPE | V <sub>CCIO</sub> | TYP Hysteresis | |-----------|-------------------|----------------| | LVCMOS33 | 3.3 V | 250 mV | | IVCN40525 | 3.3 V | 200 mV | | LVCMOS25 | 2.5 V | 250 mV | | LVCMOS18 | 1.8 V | 180 mV | | LVCMOS15 | 1.5 V | 50 mV | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output tri-stated. Bus Maintenance circuits are disabled. | IO_TYPE | V <sub>CCIO</sub> | TYP Hysteresis | | |----------|-------------------|----------------|--| | LVCMOS12 | 1.2 V | 0 | | | LVCMOS10 | 1.2 V | 0 | | Table 4.12. Single Ended Input Hysteresis – High Performance (Over Recommended Operating Conditions) | IO_TYPE | V <sub>CCIO</sub> | TYP Hysteresis | |-------------|-------------------|----------------| | LVCMOS18H | 1.8 V | 180 mV | | LVCMOS15H | 1.8 V | 50 mV | | LVCIVIOSISH | 1.5 V | 150 mV | | LVCMOS12H | 1.2 V | 0 | | LVCMOS10H | 1.0 V | 0 | | MIPI-LP-RX | 1.2 V | >25 mV | ## 4.9. Supply Currents For estimating and calculating current, use Power Calculator in Lattice Design Software. This operating and peak current is design dependent and can be calculated in Lattice Design Software. Some blocks can be placed into low current standby modes. Refer to Power Management and Calculation for Certus-NX, CertusPro-NX, and MachXO5-NX Devices (FPGA-TN-02257). ## 4.10. sysI/O Recommended Operating Conditions Table 4.13. sysI/O Recommended Operating Conditions | Chandand | Commant Banks | V <sub>ccio</sub> (Input) | V <sub>ccio</sub> (Output) | |------------------------------------|---------------|----------------------------------------|----------------------------| | Standard | Support Banks | Тур. | Тур. | | Single-Ended | | | | | LVCMOS33 | 0, 1, 2, 6, 7 | 3.3 | 3.3 | | LVTTL33 | 0, 1, 2, 6, 7 | 3.3 | 3.3 | | LVCMOS25 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 2.5, 3.3 | 2.5 | | LVCMOS18 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3 | 1.8 | | LVCMOS18H | 3, 4, 5 | 1.8 | 1.8 | | LVCMOS15 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3 | 1.5 | | LVCMOS15H1 | 3, 4, 5 | 1.5, 1.8 | 1.5 | | LVCMOS12 <sup>1, 2</sup> | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3 | 1.2 | | LVCMOS12H1 | 3, 4, 5 | 1.2, 1.5, 1.8 | 1.2 | | LVCMOS10 <sup>1</sup> | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3 | _ | | LVCMOS10H1 | 3, 4, 5 | 1.0, 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | 1.0 | | LVCMOS10R <sup>1</sup> | 3, 4, 5 | 1.0, 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | _ | | SSTL135_I, SSTL135_II <sup>3</sup> | 3, 4, 5 | 1.35 <sup>7</sup> | 1.35 | | SSTL15_I, SSTL15_II <sup>3</sup> | 3, 4, 5 | 1.5 <sup>8</sup> | 1.58 | | HSTL15_I <sup>3</sup> | 3, 4, 5 | 1.5 <sup>8</sup> | 1.58 | | HSUL12 <sup>3</sup> | 3, 4, 5 | 1.2 | 1.2 | | LVSTL_I, LVSTL_II <sup>3</sup> | 3, 4, 5 | 1.1 | 1.1 | | MIPI D-PHY (LP Mode) <sup>6</sup> | 3, 4, 5 | 1.2 | 1.2 | | Differential <sup>6</sup> | | | | | LVDS | 3, 4, 5 | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | 1.8 | | LVDSE <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 2.5 | | subLVDS | 3, 4, 5 | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | _ | | Ctondovd | Compant Banks | V <sub>CCIO</sub> (Input) | V <sub>ccio</sub> (Output) | |--------------------------------------|---------------|------------------------------------------------|----------------------------| | Standard | Support Banks | Тур. | Тур. | | subLVDSE <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 1.8 | | subLVDSEH⁵ | 3, 4, 5 | _ | 1.8 | | SLVS <sup>6</sup> | 3, 4, 5 | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 <sup>4</sup> | 1.2, 1.5, 1.8 4 | | MIPI D-PHY (HS Mode) <sup>6</sup> | 3, 4, 5 | 1.1, 1.2 | 1.1, 1.2 | | LVCMOS33D <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 3.3 | | LVTTL33D⁵ | 0, 1, 2, 6, 7 | _ | 3.3 | | LVCMOS25D <sup>5</sup> | 0, 1, 2, 6, 7 | _ | 2.5 | | SSTL135D_I, SSTL135D_II <sup>5</sup> | 3, 4, 5 | 1.35 <sup>7</sup> , 1.5, 1.8 | 1.35 <sup>7</sup> | | SSTL15D_I, SSTL15D_II <sup>5</sup> | 3, 4, 5 | 1.5, 1.8 | 1.5 | | HSTL15D_I⁵ | 3, 4, 5 | 1.5, 1.8 | 1.5 | | HSUL12D <sup>5</sup> | 3, 4, 5 | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 | 1.2 | | LVSTLD_I, LVSTLD_II <sup>5</sup> | 3, 4, 5 | 1.1 | 1.1 | - Single-ended input can mix into I/O Banks with V<sub>CCIO</sub> different from the standard requires due to some of these input standards use internal supply voltage source (V<sub>CC</sub>, V<sub>CCAUX</sub>) to power the input buffer, which makes them to be independent of V<sub>CCIO</sub> voltage. For more details, refer to sysI/O Usage Guide for Nexus Platform (FPGA-TN-02067). The following is a brief guideline to follow: - a. Weak pull-up on the I/O must be set to OFF. - b. Bank 3, Bank 4, and Bank 5 I/O can only mix into banks with V<sub>CCIO</sub> higher than the pin standard, due to clamping diode on the pin in these banks. Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7 do not have this restriction. - c. LVCMOS25 uses $V_{CCIO}$ supply on input buffer in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. It can be supported with $V_{CCIO}$ = 3.3 V to meet the $V_{IH}$ and $V_{IL}$ requirements, but there is additional current drawn on $V_{CCIO}$ . Hysteresis must be disabled when using 3.3 V supply voltage. - d. LVCMOS15 uses $V_{CCIO}$ supply on input buffer in Bank 3, Bank 4, and Bank 5. It can be supported with $V_{CCIO}$ = 1.8 V to meet the $V_{IH}$ and $V_{IL}$ requirements, but there is additional current drawn on $V_{CCIO}$ . - Single-ended LVCMOS inputs can be mixed into I/O Banks with different V<sub>CCIO</sub>, providing weak pull-up not being used. For additional information on Mixed I/O in Bank V<sub>CCIO</sub>, refer to sysI/O Usage Guide for Nexus Platform (FPGA-TN-02067). - These inputs use differential input comparator in Bank 3, Bank 4, and Bank 5. The differential input comparator uses V<sub>CCAUXH</sub> power supply. These inputs require the V<sub>REF</sub> pin to provide the reference voltage in the Bank. Refer to sysl/O Usage Guide for Nexus Platform (FPGA-TN-02067) for details. - 4. All differential inputs use differential input comparator in Bank 3, Bank 4, and Bank 5. The differential input comparator uses V<sub>CCAUXH</sub> power supply. There is no differential input signaling supported in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. - 5. These outputs are emulating differential output pair with single-ended output drivers with true and complement outputs driving on each of the corresponding true and complement output pair pins. The common mode voltage $V_{CM}$ is $\frac{1}{2} \times V_{CCIO}$ . Refer to sysl/O Usage Guide for Nexus Platform (FPGA-TN-02067) for details. - 6. Soft MIPI D-PHY HS using sysl/O is supported with SLVS input and output that can be placed in banks with $V_{CCIO}$ voltage shown in SLVS. D-PHY with HS and LP modes supported needs to be placed in banks with $V_{CCIO}$ voltage = 1.2 V. Soft MIPI D-PHY LP input and output using sysl/O are supported with LVCMOS12. - 7. $V_{CCIO} = 1.35 \text{ V}$ is only supported in Bank 3, Bank 4, and Bank 5, for use with DDR3L interface in the bank. These Input and Output standards can fit into the same bank with the $V_{CCIO} = 1.35 \text{ V}$ . - 8. LVCMOS15 input uses V<sub>CCIO</sub> supply voltage. If V<sub>CCIO</sub> is 1.8 V, the DC levels for LVCMOS15 are still met, but there could be increase in input buffer current. ## 4.11. sysI/O Single-Ended DC Electrical Characteristics Table 4.14. sysI/O DC Electrical Characteristics - Wide Range I/O (Over Recommended Operating Conditions) | Input/Output | V <sub>IL</sub> 1 | | V <sub>IH</sub> <sup>1</sup> | | \/ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | \/ BA:\\\2 (\/\) | 1 ( 4) | 1 / 4\ | |---------------------|-------------------|--------------------------|------------------------------|--------------------|----------------------------------------|--------------------------------------|--------------------------------------------|----------------------------------------------------| | Standard | Min (V) | Max (V) | Min (V) | Max (V) | V <sub>OL</sub> Max (V) | V <sub>OH</sub> Min <sup>2</sup> (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | | LVTTL33<br>LVCMOS33 | I | 0.8 | 2.0 | 3.465 <sup>5</sup> | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4, 8,<br>12, 16,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>-12, -16,<br>"50RS" <sup>3</sup> | | LVCMOS25 | - | 0.7 | 1.7 | 3.465 <sup>5</sup> | 0.4 | V <sub>CCIO</sub> – 0.45 | 2, 4, 8,<br>10,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>-10,<br>"50RS" <sup>3</sup> | | LVCMOS18 | I | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | 3.465⁵ | 0.4 | V <sub>CCIO</sub> – 0.45 | 2, 4, 8,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>"50RS" <sup>3</sup> | | LVCMOS15 | ı | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | 3.4655 | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4 | -2, -4 | | LVCMOS12 | | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | 3.4655 | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4 | -2, -4 | | LVCMOS10 | _ | $0.35 \times V_{CCIO}$ | 0.65 × V <sub>CCIO</sub> | 3.465 <sup>5</sup> | No O/P Support | | | | #### Notes: - 1. V<sub>CCIO</sub> for input level refers to the supply rail level associated with a given input standard. - 2. $V_{CCIO}$ for the output levels refer to the $V_{CCIO}$ of the CertusPro-NX device. - 3. Selecting "50RS" in driver strength is to select 50 $\Omega$ series impedance driver. - 4. For electro-migration, the combined DC current sourced or sinked by I/O pads between two consecutive V<sub>CCIO</sub> or GND pad connections, or between the last V<sub>CCIO</sub> or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n × 8 mA. n is the number of I/O pads between the two consecutive bank V<sub>CCIO</sub> or GND connections or between the last V<sub>CCIO</sub> and GND in a bank and the end of a bank. I/O Grouping can be found in the Data Sheet Pin Summary Tables, which can also be generated from the Lattice Radiant software. - 5. If the input clamp is OFF, V<sub>IH</sub> (Max) in Banks 0, 1, 2, 6, and 7 can go up to 3.465 V. Otherwise, the input voltage cannot be higher than V<sub>CCIO</sub> + 0.3 V. Table 4.15. sysI/O DC Electrical Characteristics - High Performance I/O (Over Recommended Operating Conditions) | Input/Output | | V <sub>IL</sub> 1 | V <sub>IH</sub> <sup>1</sup> V <sub>OL</sub> Max (V) V <sub>OH</sub> Min <sup>2</sup> (V) | | \/ N/I:\\\2 (\/\) | 1 (m A) | I (ma) | | | |--------------|---------|--------------------------|-------------------------------------------------------------------------------------------|-------------------------|---------------------------|-----------------------------|----------------------------------------|-----------------------------------------------|--| | Standard | Min (V) | Max (V) | Min (V) | Max (V) | V <sub>OL</sub> IVIAX (V) | V <sub>OH</sub> IVIIII- (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | | | LVCMOS18H | _ | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.4 | V <sub>CCIO</sub> – 0.45 | 2, 4, 8,<br>12,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>-12,<br>"50RS" <sup>3</sup> | | | LVCMOS15H | | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4, 8,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>"50RS" <sup>3</sup> | | | LVCMOS12H | - | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.4 | V <sub>CCIO</sub> – 0.4 | 2, 4, 8,<br>"50RS" <sup>3</sup> | -2, -4,<br>-8,<br>"50RS" <sup>3</sup> | | | LVCMOS10H | _ | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.27 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 2, 4 | -2, -4 | | | SSTL15_I | _ | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.1 | V <sub>CCIO</sub> + 0.3 | 0.30 | V <sub>CCIO</sub> – 0.30 | 7.5 | -7.5 | | | SSTL15_II | _ | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.1 | V <sub>CCIO</sub> + 0.3 | 0.30 | V <sub>CCIO</sub> – 0.30 | 8.8 | -8.8 | | | HSTL15_I | _ | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.1 | V <sub>CCIO</sub> + 0.3 | 0.40 | V <sub>CCIO</sub> – 0.40 | 8 | -8 | | | SSTL135_I | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | V <sub>CCIO</sub> + 0.3 | 0.27 | V <sub>CCIO</sub> – 0.27 | 6.75 | -6.75 | | | SSTL135_II | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | V <sub>CCIO</sub> + 0.3 | 0.27 | V <sub>CCIO</sub> – 0.27 | 8 | -8 | | | LVCMOS10R | _ | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10 | V <sub>CCIO</sub> + 0.3 | _ | _ | _ | _ | | | HSUL12 | _ | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10 | V <sub>CCIO</sub> + 0.3 | 0.3 | V <sub>CCIO</sub> – 0.3 | 8.0, 7.5,<br>6.25, 5 | -8.0,<br>-7.5,<br>-6.25, -5 | | | Input/Output | V <sub>IL</sub> <sup>1</sup> | | V <sub>IH</sub> <sup>1</sup> | | V <sub>OL</sub> Max (V) | V <sub>OH</sub> Min <sup>2</sup> (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | | |--------------|------------------------------|--------------------------|------------------------------|-------------------------|-------------------------|--------------------------------------|----------------------|---------------------------|--| | Standard | Min (V) | Max (V) | Min (V) | Max (V) | VOL IVIAX (V) | VOH IVIIII (V) | IOL (IIIA) | IOH (IIIA) | | | LVSTL_I | -0.2 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.2 | 0.1 × V <sub>CCIO</sub> | 0.3 × V <sub>CCIO</sub> | 2, 4, 6, 8,<br>10 | -2, -4,<br>-6, -8,<br>-10 | | | LVSTL_II | -0.2 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.2 | $0.1 \times V_{CCIO}$ | 0.36 × V <sub>CCIO</sub> | 4, 6 | -4, -6 | | - 1. V<sub>CCIO</sub> for input level refers to the supply rail level associated with a given input standard. - 2. $V_{CCIO}$ for the output levels refer to the $V_{CCIO}$ of the CertusPro-NX device. - 3. Select "50RS" in driver strength is selecting the $50\Omega$ series impedance driver. - 4. For electro-migration, the combined DC current sourced or sinked by I/O pads between two consecutive V<sub>CCIO</sub> or GND pad connections, or between the last V<sub>CCIO</sub> or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n × 8 mA. n is the number of I/O pads between the two consecutive bank V<sub>CCIO</sub> or GND connections or between the last V<sub>CCIO</sub> and GND in a bank and the end of a bank. I/O Grouping can be found in the Data Sheet Pin Summary Tables, which can also be generated from the Lattice Radiant software. Table 4.16. I/O Resistance Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------|--------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------| | 50RS | Output Drive Resistance when 50RS<br>Drive Strength Selected | V <sub>CCIO</sub> = 1.8 V, 2.5 V, or 3.3 V | _ | 50 | - | Ω | | R <sub>DIFF</sub> | Input Differential Termination<br>Resistance | Bank 3, Bank 4, and Bank 5, for I/O selected to be differential | _ | 100 | 1 | Ω | | | Input Single Ended Termination<br>Resistance | | 36 | 40 | 64 | | | SE Input | | Bank 3, Bank 4, and Bank 5 for I/O selected to be Single Ended | 46 | 50 | 80 | Ω | | Termination | | | 56 | 60 | 96 | 12 | | | | | 71 | 75 | 120 | | Table 4.17. V<sub>IN</sub> Maximum Overshoot/Undershoot Allowance - Wide Range<sup>1, 2</sup> | | AC Voltage Overshoot | % of UI at -40 °C to 125 °C | AC Voltage Undershoot | % of UI at -40 °C to 125 °C | |---|-------------------------|-----------------------------|-----------------------|-----------------------------| | | V <sub>CCIO</sub> + 0.4 | 100.0% | -0.4 | 100.0% | | | V <sub>CCIO</sub> + 0.5 | 100.0% | -0.5 | 44.2% | | | V <sub>CCIO</sub> + 0.6 | 94.0% | -0.6 | 10.1% | | | V <sub>CCIO</sub> + 0.7 | 21.0% | -0.7 | 1.3% | | | V <sub>CCIO</sub> + 0.8 | 10.2% | -0.8 | 0.3% | | Γ | V <sub>CCIO</sub> + 0.9 | 2.5% | -0.9 | 0.1% | #### Notes - 1. The peak overshoot or undershoot voltage and the duration above $V_{CCIO} + 0.2 \text{ V}$ or below GND 0.2 V must not exceed the values in this table. - 2. For UI less than 20 us. Table 4.18. V<sub>IN</sub> Maximum Overshoot/Undershoot Allowance – High Performance<sup>1, 2</sup> | AC Voltage Overshoot | % of UI at -40 °C to 125 °C | AC Voltage Undershoot | % of UI at -40 °C to 125 °C | |-------------------------|-----------------------------|-----------------------|-----------------------------| | V <sub>CCIO</sub> + 0.5 | 100.0% | -0.5 | 100.0% | | V <sub>CCIO</sub> + 0.6 | 47.3% | -0.6 | 47.3% | | V <sub>CCIO</sub> + 0.7 | 10.9% | -0.7 | 10.9% | | V <sub>CCIO</sub> + 0.8 | 2.7% | -0.8 | 2.7% | | V <sub>CCIO</sub> + 0.9 | 0.7% | -0.9 | 0.7% | #### Notes - The peak overshoot or undershoot voltage and the duration above V<sub>CCIO</sub> + 0.2 V or below GND 0.2 V must not exceed the values in this table. - 2. For UI less than 20 μs. ### 4.12. sysI/O Differential DC Electrical Characteristics #### 4.12.1. LVDS LVDS input buffer on CertusPro-NX device is operating with $V_{CCAUX} = 1.8 \text{ V}$ , and the LVDS input voltage cannot exceed the $V_{CCIO}$ voltage of the related bank. LVDS output buffer is powered by the Bank $V_{CCIO}$ at 1.8 V. LVDS can only be supported in Bank 3, Bank 4, and Bank 5. LVDS25 output can be emulated with LVDS25E in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This is described in the LVDS25E (Output Only) section. Table 4.19. LVDS DC Electrical Characteristics (Over Recommended Operating Conditions)<sup>1</sup> | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------------------|------| | V <sub>INP</sub> , V <sub>INM</sub> | Input Voltage | _ | 0 | _ | 1.60 <sup>3</sup> | V | | V <sub>ICM</sub> | Input Common Mode Voltage | Half the sum of the two Inputs | 0.05 | _ | 1.55 <sup>2</sup> | V | | $V_{THD}$ | Differential Input Threshold | Difference between the two Inputs | ±100 | _ | 1 | mV | | I <sub>IN</sub> | Input Current | Power On or Power Off | _ | _ | ±10 | μΑ | | V <sub>OH</sub> | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | $R_T = 100 \Omega$ | _ | 1.425 | 1.60 | V | | V <sub>OL</sub> | Output Low Voltage for V <sub>OP</sub> or V <sub>OM</sub> | $R_T = 100 \Omega$ | 0.9 V | 1.075 | _ | V | | V <sub>OD</sub> | Output Voltage Differential | $(V_{OP} - V_{OM})$ , $R_T = 100 \Omega$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> Between High and Low | - | _ | _ | 50 | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \Omega$ | 1.125 | 1.25 | 1.375 | V | | $\Delta V_{OCM}$ | Change in V <sub>OCM</sub> , V <sub>OCM</sub> (Max) – V <sub>OCM</sub> (Min) | _ | _ | _ | 50 | mV | | I <sub>SAB</sub> | Output Short Circuit Current | V <sub>OD</sub> = 0 V Driver outputs shorted to each other | _ | _ | 12 | mA | | $\Delta V_{OS}$ | Change in V <sub>OS</sub> between H and L | _ | _ | _ | 50 | mV | #### Notes: - 1. LVDS input or output are supported in Bank 3, Bank 4, and Bank 5. LVDS input uses $V_{CCAUXH}$ on the differential input comparator, and can be located in any $V_{CCIO}$ voltage bank. LVDS output uses $V_{CCIO}$ on the differential output driver, and can only be located in bank with $V_{CCIO} = 1.8 \text{ V}$ . - 2. $V_{ICM}$ depends on VID, input differential voltage, so the voltage on pin cannot exceed $V_{INP/INM}(Min/Max)$ requirements. $V_{ICM}(Min) = V_{INP/INM}(Min) + ½V_{ID}$ , $V_{ICM}(Max) = V_{INP/INM}(Max) ½V_{ID}$ . Values in the table is based on minimum $V_{ID}$ of +/- 100 mV. - 3. $V_{INP/INM}(Max)$ must be less than or equal to $V_{CCIO}$ in all cases. ### 4.12.2. LVDS25E (Output Only) Three sides of the CertusPro-NX devices, Top, Left and Right, support LVDS25 outputs with emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 4.2 is one possible solution for point-to-point signals. Table 4.20. LVDS25E DC Conditions | Parameter | Description | Typical | Unit | |-------------------|--------------------------------|---------|------| | V <sub>CCIO</sub> | Output Driver Supply (±5%) | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 20 | Ω | | R <sub>S</sub> | Driver Series Resistor (±1%) | 158 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (±1%) | 140 | Ω | | R <sub>T</sub> | Receiver Termination (±1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.43 | V | | V <sub>OL</sub> | Output Low Voltage | 1.07 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.35 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | V | | Z <sub>BACK</sub> | Back Impedance | 100.5 | Ω | | I <sub>DC</sub> | DC Output Current | -6.03 | mA | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. 120 Figure 4.2. LVDS25E Output Termination Example ### 4.12.3. SubLVDS (Input Only) SubLVDS is a reduced-voltage form of LVDS signaling, very similar to LVDS (Figure 4.3). It is a standard used in many camera types of applications. Similar to LVDS, the CertusPro-NX devices can support the subLVDS input signaling with the same LVDS input buffer, and the subLVDS input voltage cannot exceed the $V_{\text{CCIO}}$ voltage of the related bank. The output for subLVDS is implemented in subLVDSE/subLVDSEH with a pair of LVCMOS18 output drivers. See the SubLVDSE/SubLVDSEH (Output Only) section for more details. Table 4.21. SubLVDS Input DC Electrical Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max <sup>1</sup> | Unit | |------------------|--------------------------------------|--------------------------------|-----|-----|------------------|------| | $V_{\text{ID}}$ | Input Differential Threshold Voltage | Over V <sub>ICM</sub> range | 70 | 150 | 200 | mV | | V <sub>ICM</sub> | Input Common Mode Voltage | Half the sum of the two Inputs | 0.4 | 0.9 | 1.4 | V | #### Note: 1. $V_{ICM}+\frac{1}{2}V_{ID}$ cannot exceed the bank $V_{CCIO}$ in all cases. Figure 4.3. SubLVDS Input Interface ### 4.12.4. SubLVDSE/SubLVDSEH (Output Only) SubLVDS output uses a pair of LVCMOS18 drivers with True and Complement outputs (Figure 4.4). V<sub>CCIO</sub> of the bank used for subLVDSE or subLVDSEH needs to be powered by 1.8 V. SubLVDSE is for Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7; and subLVDSEH is for Bank 3, Bank 4, and Bank 5. Performance of the subLVDSE/subLVDSEH driver is limited to the performance of LVCMOS18. 121 Table 4.22. SubLVDS Output DC Electrical Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |------------------|-----------------------------------|---------------------------------|-----|-----|-----|------| | V <sub>OD</sub> | Output Differential Voltage Swing | _ | _ | 150 | 1 | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | Half the sum of the two Outputs | _ | 0.9 | _ | V | Figure 4.4. SubLVDS Output Interface #### 4.12.5. SLVS Scalable Low-Voltage Signaling (SLVS) is based on a point-to-point signaling method defined in the JEDEC JESD8-13 (SLVS-400) standard. This standard evolved from the traditional LVDS standard with smaller voltage swings and a lower common-mode voltage. The 200 mV (400 mV p-p) SLVS swing contributes to a reduction in power. The CertusPro-NX devices receive SLVS differential input with the LVDS input buffer (Table 4.23). This LVDS input buffer is designed to cover wide input common mode range that can meet the SLVS input standard specified by the JEDEC standard. Table 4.23. SLVS Input DC Characteristics (Over Recommended Operating Conditions) | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |------------------|--------------------------------------|--------------------------------|-----|-----|-----|------| | V <sub>ID</sub> | Input Differential Threshold Voltage | Over V <sub>ICM</sub> range | 70 | _ | - | mV | | V <sub>ICM</sub> | Input Common Mode Voltage | Half the sum of the two Inputs | 70 | 200 | 330 | mV | The SLVS output on the CertusPro-NX device is supported with the LVDS drivers found in Bank 3, Bank 4, and Bank 5. The LVDS driver on the CertusPro-NX device is a current controlled driver (Figure 4.5). It can be configured as LVDS driver or configured with the 100 $\Omega$ differential termination with center-tap set to $V_{\text{OCM}}$ at 200 mV. This means the differential output driver can be placed into bank with Vccio = 1.2 V, 1.5 V, or 1.8 V, even if it is powered by Vccio. See Table 4.24 for more details. Table 4.24. SLVS Output DC Characteristics (Over Recommended Operating Conditions) | 14516 112 11 6 | LV3 Output De characteristics (OV | er necommenaea operating com | u | | | | |-------------------|-----------------------------------|---------------------------------|-------------|------------------|------|------| | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | | V <sub>CCIO</sub> | Bank V <sub>CCIO</sub> | _ | <b>-</b> 5% | 1.2, 1.5,<br>1.8 | +5% | V | | V <sub>OD</sub> | Output Differential Voltage Swing | _ | 140 | 200 | 270 | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | Half the sum of the two Outputs | 150 | 200 | 250 | mV | | Zos | Single-Ended Output Impedance | _ | 37.5 | 50 | 62.5 | Ω | Figure 4.5. SLVS Interface ### 4.12.6. Soft MIPI D-PHY When Soft D-PHY is implemented inside the FPGA logic, the I/O interface needs to use sysI/O buffers to connect to external D-PHY pins. The CertusPro-NX sysI/O provides support for SLVS, as described in SLVS section, plus the LVCMOS12 input/output buffers together to support the High Speed (HS) and Low Power (LP) modes as defined in MIPI Alliance Specification for D-PHY. To support MIPI D-PHY with SLVS (LVDS) and LVCMOS12, the bank V<sub>CCIO</sub> cannot be set to 1.5 V or 1.8 V. It must connect to 1.2 V, or 1.1 V (Figure 4.6). All other DC parameters are the same as listed in SLVS section. DC parameters for the LP driver and receiver are the same as listed in LVCMOS12. Figure 4.6. MIPI Interface Table 4.25. Soft D-PHY Input Timing and Levels | Symbol | Description | Conditions | Min | Тур | Max | Unit | |------------------------------|-------------------------------------------------------------|------------|-----|-----|-----|------| | High Speed (D | Differential) Input DC Specifications | | | | | | | V <sub>CMRX(DC)</sub> | Common-mode Voltage in High-Speed Mode | _ | 70 | _ | 330 | mV | | V <sub>IDTH</sub> | Differential Input HIGH Threshold | _ | 70 | _ | _ | mV | | V <sub>IDTL</sub> | Differential Input LOW Threshold | _ | _ | _ | -70 | mV | | V <sub>IHHS</sub> | Input HIGH Voltage (for HS mode) | _ | _ | _ | 460 | mV | | V <sub>ILHS</sub> | Input LOW Voltage | _ | -40 | _ | _ | mV | | V <sub>TERM-EN</sub> | Single-ended voltage for HS Termination Enable <sup>4</sup> | _ | _ | _ | 450 | mV | | $Z_{\text{ID}}$ | Differential Input Impedance | _ | 80 | 100 | 125 | Ω | | High Speed (D | Differential) Input AC Specifications | | | | | | | $\Delta V_{CMRX(HF)}^{1}$ | Common-mode Interference (> 450 MHz) | _ | _ | _ | 100 | mV | | $\Delta V_{CMRX(LF)}^{2, 3}$ | Common-mode Interference (50 MHz – 450 MHz) | _ | -50 | _ | 50 | mV | | C <sub>CM</sub> | Common-mode Termination | _ | | | 60 | pF | | Low Power (S | ingle-Ended) Input DC Specifications | | | | | | | V <sub>IH</sub> | Low Power Mode Input HIGH Voltage | _ | 820 | _ | _ | mV | | V <sub>IL</sub> | Low Power Mode Input LOW Voltage | _ | _ | _ | 480 | mV | | V <sub>IL-ULP</sub> | Ultra Low Power Input LOW Voltage | _ | _ | _ | 300 | mV | | V <sub>HYST</sub> | Low Power Mode Input Hysteresis | _ | 25 | _ | _ | mV | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Symbol | Description | Conditions | Min | Тур | Max | Unit | |------------------------------|------------------------------|------------|-----|-----|-----|------| | $\mathbf{e}_{ extsf{spike}}$ | Input Pulse Rejection | _ | 1 | 1 | 300 | V∙ps | | T <sub>MIN-RX</sub> | Minimum Pulse Width Response | _ | 20 | _ | _ | ns | | V <sub>INT</sub> | Peak Interference Amplitude | _ | _ | _ | 200 | mV | | f <sub>INT</sub> | Interference Frequency | _ | 450 | - | - | MHz | - 1. This is peak amplitude of sine wave modulated to the receiver inputs. - 2. Input common-mode voltage difference compared to average common-mode voltage on the receiver inputs. - 3. Exclude any static ground shift of 50 mV. - 4. High Speed Differential $R_{TERM}$ is enabled when both $D_P$ and $D_N$ are below this voltage. ### Table 4.26. Soft D-PHY Output Timing and Levels | Symbol | Description | Conditions | Min | Тур | Max | Unit | |--------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------|------|-----|------|-------------------| | High Speed ( | Differential) Output DC Specifications | | | | | | | V <sub>CMTX</sub> | Common-mode Voltage in High-Speed Mode | _ | 150 | 200 | 250 | mV | | ΔV <sub>CMTX(1,0)</sub> | V <sub>CMTX</sub> Mismatch Between Differential HIGH and LOW | _ | - | _ | 7 | mV | | V <sub>OD</sub> | Output Differential Voltage | D-PHY-P – D-PHY-N | 130 | 200 | 270 | mV | | ΔV <sub>OD</sub> | V <sub>OD</sub> Mismatch Between Differential HIGH and LOW | _ | - | _ | 56 | mV | | V <sub>OHHS</sub> | Single-Ended Output HIGH Voltage | _ | _ | _ | 435 | mV | | Zos | Single Ended Output Impedance | _ | 37.5 | 50 | 80 | Ω | | ΔZ <sub>OS</sub> | Z <sub>OS</sub> mismatch | _ | 1 | _ | 20 | % | | High Speed ( | Differential) Output AC Specifications | | | | | | | $\Delta V_{CMTX(LF)}$ | Common-Mode Variation, 50 MHz – 450 MHz | _ | _ | _ | 25 | mV <sub>RMS</sub> | | ΔV <sub>CMTX(HF)</sub> | Common-Mode Variation, above 450 MHz | _ | _ | _ | 15 | $mV_{RMS}$ | | t <sub>R</sub> | Output 20% - 80% Rise Time | 0.08 Gbps ≤ t <sub>R</sub> ≤ 1.00 Gbps | 1 | _ | 0.30 | UI | | t <sub>F</sub> | Output 80% - 20% Fall Time | 0.08 Gbps ≤ t <sub>F</sub> ≤ 1.00 Gbps | - | _ | 0.45 | UI | | Low Power ( | Single-Ended) Output DC Specifications | <u> </u> | | | | | | V <sub>OH</sub> | Low Power Mode Output HIGH Voltage | 0.08 Gbps – 1.5 Gbps | 1.07 | 1.2 | 1.3 | V | | V <sub>OL</sub> | Low Power Mode Input LOW Voltage | _ | -50 | _ | 50 | mV | | Z <sub>OLP</sub> | Output Impedance in Low Power Mode | _ | 110 | _ | _ | Ω | | Low Power ( | Single-Ended) Output AC Specifications | | | | | | | t <sub>RLP</sub> | 15% - 85% Rise Time | _ | _ | _ | 25 | ns | | t <sub>FLP</sub> | 85% - 15% Fall Time | _ | _ | _ | 25 | ns | | t <sub>REOT</sub> | HS – LP Mode Rise and Fall Time, 30% - 85% | _ | _ | _ | 35 | ns | | T <sub>LP-PULSE-TX</sub> | Pulse Width of the LP Exclusive-OR Clock | First LP XOR clock pulse<br>after STOP state or Last<br>pulse before STOP state | 40 | _ | _ | ns | | | | All other pulses | 20 | _ | _ | ns | | T <sub>LP-PER-TX</sub> | Period of the LP Exclusive-OR Clock | _ | 90 | _ | _ | ns | | C <sub>LOAD</sub> | Load Capacitance | _ | 0 | _ | 70 | pF | Table 4.27. Soft D-PHY Clock Signal Specification | Symbol | Description | Conditions | Min | Тур | Max | Unit | |---------------------|--------------------|----------------------|------|-----|------|------| | Clock Signal Specif | ication | | | | | | | UI Instantaneous | UI <sub>INST</sub> | _ | _ | _ | 12.5 | ns | | III Variation | ALII | UI≥1 ns | -10% | _ | 10% | UI | | UI Variation | ΔUΙ | 0.667 ns < UI < 1 ns | -5% | _ | 5% | UI | #### **Table 4.28. Soft D-PHY Data-Clock Timing Specifications** | Symbol | Description | Conditions | Min | Тур | Max | Unit | |------------------------|-----------------------------|--------------------------------------------------------------------|-------|-----|------|--------------------| | Data-Clock Timin | g Specifications | | | | | | | T <sub>SKEW[TX]</sub> | Data to Clock Skew | $0.08 \text{ Gbps} \le T_{SKEW[TX]} \le 1.00 \text{ Gbps}$ | -0.15 | _ | 0.15 | UI <sub>INST</sub> | | T <sub>SETUP[RX]</sub> | Input Data Setup Before CLK | $0.08 \text{ Gbps} \le T_{\text{SETUP}[RX]} \le 1.00 \text{ Gbps}$ | 0.24 | _ | _ | UI | | T <sub>HOLD[RX]</sub> | Input Data Hold After CLK | $0.08 \text{ Gbps} \le T_{\text{HOLD[RX]}} \le 1.00 \text{ Gbps}$ | 0.23 | _ | | UI | ### 4.12.7. Differential HSTL15D (As Output) Differential HSTL outputs are implemented as a pair of complementary single-ended HSTL outputs. ### 4.12.8. Differential SSTL135D, SSTL15D (As Output) Differential SSTL is used for differential clock in DDR3/DDR3L memory interface. All differential SSTL outputs are implemented as a pair of complementary single-ended SSTL outputs. All allowable single-ended output classes (class I and class II) are supported. ### 4.12.9. Differential HSUL12D (As Output) Differential HSUL is used for differential clock in LPDDR2 memory interface. All differential HSUL outputs are implemented as a pair of complementary single-ended HSUL12 outputs. All allowable single-ended drive strengths are supported. ### 4.12.10. Differential LVSTLD (As Output) Differential LVSTL is used for differential clock in LPDDR4 memory interface. All differential LVSTL outputs are implemented as a pair of complementary single-ended LVSTL outputs. All allowable single-ended drive strengths are supported. ### 4.12.11. Differential LVCMOS25D, LVCMOS33D, LVTTL33D (As Output) Differential LVCMOS and LVTTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output drive strengths are supported. ## 4.13. Maximum sysl/O Buffer Speed Over recommended operating conditions. Table 4.29. Maximum I/O Buffer Speed<sup>1, 2, 3, 4, 7</sup> | Buffer | Description | Banks | Max | Unit | | | | |--------------------------------|-------------------------------------|---------------|-----|------|--|--|--| | Maximum sysI/O Input Frequency | | | | | | | | | Single-Ended | | | | | | | | | LVCMOS33 | LVCMOS33, V <sub>CCIO</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | | | | LVTTL33 | LVTTL33, V <sub>CCIO</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | | | | LVCMOS25 | LVCMOS25, V <sub>CCIO</sub> = 2.5 V | 0, 1, 2, 6, 7 | 200 | MHz | | | | | LVCMOS18 <sup>5</sup> | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 0, 1, 2, 6, 7 | 200 | MHz | | | | | LVCMOS18H | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 3, 4, 5 | 200 | MHz | | | | | Buffer | Description | Banks | Max | Unit | |---------------------------------|---------------------------------------------------------------------------------|---------------|-------------------|----------| | LVCMOS15 <sup>5</sup> | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 0, 1, 2, 6, 7 | 100 | MHz | | LVCMOS15H <sup>5</sup> | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 150 | MHz | | LVCMOS12 <sup>5</sup> | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 0, 1, 2, 6, 7 | 50 | MHz | | LVCMOS12H <sup>5</sup> | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 100 | MHz | | LVCMOS10 <sup>5</sup> | LVCMOS 1.0, V <sub>CCIO</sub> = 1.2 V | 0, 1, 2, 6, 7 | 50 | MHz | | LVCMOS10H <sup>5</sup> | LVCMOS 1.0, V <sub>CCIO</sub> = 1.0 V | 3, 4, 5 | 50 | MHz | | LVCMOS10R | LVCMOS 1.0, V <sub>CCIO</sub> independent | 3, 4, 5 | 50 | MHz | | SSTL15_I, SSTL15_II | SSTL 15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 1066 | Mbps | | SSTL135_I, SSTL135_II | SSTL 135, V <sub>CCIO</sub> = 1.35 V | 3, 4, 5 | 1066 | Mbps | | LVSTL_I, LVSTL_II | LVSTL, V <sub>CCIO</sub> = 1.1 V | 3, 4, 5 | 1066 | Mbps | | HSUL12 | HSUL_12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 1066 | Mbps | | HSTL15 | HSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 250 | Mbps | | MIPI D-PHY (LP Mode) | MIPI, Low Power Mode, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 10 | Mbps | | Differential | | | | • | | | LVDS, V <sub>CCIO</sub> independent, Wire Bond package | 3, 4, 5 | 1250 | Mbps | | LVDS | LVDS, V <sub>CCIO</sub> independent, Flip Chip package | 3, 4, 5 | 1500 | Mbps | | | subLVDS, V <sub>CCIO</sub> independent, Wire Bond package | 3, 4, 5 | 1250 | Mbps | | subLVDS | subLVDS, V <sub>CCIO</sub> independent, Flip Chip package | 3, 4, 5 | 1500 | Mbps | | | SLVS similar to MIPI HS, V <sub>CCIO</sub> independent Wire Bond package | 3, 4, 5 | 1250 | Mbps | | SLVS | SLVS similar to MIPI HS, V <sub>CCIO</sub> independent Flip Chip package | 3, 4, 5 | 1500 | Mbps | | | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup> Wire Bond package | 3, 4, 5 | 1250 | Mbps | | MIPI D-PHY (HS Mode) | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup> Flip Chip package | 3, 4, 5 | 1500 <sup>8</sup> | Mbps | | SSTL15D | Differential SSTL15, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | SSTL135D | Differential SSTL135, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | LVSTLD_I, LVSTLD_II | Differential LVSTL, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | HUSL12D | Differential HSUL12, V <sub>CCIO</sub> independent | 3, 4, 5 | 1066 | Mbps | | HSTL15D | Differential HSTL15, V <sub>CCIO</sub> independent | 3, 4, 5 | 250 | Mbps | | Maximum sysI/O Output Frequence | | . , | | <u>'</u> | | Single-Ended | | | | | | LVCMOS33 (all drive strengths) | LVCMOS33, V <sub>CCIO</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS33 (RS50) | LVCMOS33, $V_{CCIO}$ = 3.3 V, $R_{SERIES}$ = 50 $\Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | LVTTL33 (all drive strengths) | LVTTL33, V <sub>ccio</sub> = 3.3 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVTTL33 (RS50) | LVTTL33, $V_{CCIO} = 3.3 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS25 (all drive strengths) | LVCMOS25, V <sub>CCIO</sub> = 2.5 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS25 (RS50) | LVCMOS25, $V_{CCIO} = 2.5 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS18 (all drive strengths) | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS18 (RS50) | LVCMOS18, $V_{CCIO} = 1.8 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 0, 1, 2, 6, 7 | 200 | MHz | | LVCMOS18H (all drive strengths) | LVCMOS18, V <sub>CCIO</sub> = 1.8 V | 3, 4, 5 | 200 | MHz | | LVCMOS18H (RS50) | LVCMOS18, $V_{CCIO} = 1.8 \text{ V}$ , $R_{SERIES} = 50 \Omega$ | 3, 4, 5 | 200 | MHz | | LVCMOS15 (all drive strengths) | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 0, 1, 2, 6, 7 | 100 | MHz | | LVCMOS15H (all drive strengths) | LVCMOS15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 150 | MHz | | LVCMOS12 (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 0, 1, 2, 6, 7 | 50 | MHz | | Buffer | Description | Banks | Max | Unit | |---------------------------------|------------------------------------------------------------------------------------|---------------|-------|------| | LVCMOS12H (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 100 | MHz | | LVCMOS10H (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 50 | MHz | | SSTL15_I, SSTL15_II | SSTL_15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 1066 | Mbps | | SSTL135_I, SSTL135_II | SSTL_135, V <sub>CCIO</sub> = 1.35 V | 3, 4, 5 | 1066 | Mbps | | LVSTL_I, LVSTL_II | LVSTL, V <sub>CCIO</sub> = 1.1 V | 3, 4, 5 | 1066 | Mbps | | HSUL12 (all drive strengths) | HSUL_12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 1066 | Mbps | | HSTL15 | HSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 250 | Mbps | | MIPI D-PHY (LP Mode) | MIPI, Low Power Mode, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 10 | Mbps | | Differential | | | | | | LVDC | LVDS, V <sub>CCIO</sub> = 1.8 V Wire Bond package | 3, 4, 5 | 1250 | Mbps | | LVDS | LVDS, V <sub>CCIO</sub> = 1.8 V Flip Chip package | 3, 4, 5 | 1500 | Mbps | | LVDS25E <sup>6</sup> | LVDS25, Emulated, V <sub>CCIO</sub> = 2.5 V | 0, 1, 2, 6, 7 | 400 | Mbps | | SubLVDSE <sup>6</sup> | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 0, 1, 2, 6, 7 | 400 | Mbps | | SubLVDSEH <sup>6</sup> | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V | 3, 4, 5 | 800 | Mbps | | CIVE | SLVS similar to MIPI, V <sub>CCIO</sub> = 1.2 V<br>Wire Bond package | 3, 4, 5 | 1250 | Mbps | | SLVS | SLVS similar to MIPI, V <sub>CCIO</sub> = 1.2 V<br>Flip Chip package | 3, 4, 5 | 1500 | Mbps | | AMDI D DIW (UCAA-d-) | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup> Wire Bond package | 3, 4, 5 | 1250 | Mbps | | MIPI D-PHY (HS Mode) | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup><br>Flip Chip package | 3, 4, 5 | 15008 | Mbps | | SSTL15D | Differential SSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 1066 | Mbps | | SSTL135D | Differential SSTL135, V <sub>CCIO</sub> = 1.35 V | 3, 4, 5 | 1066 | Mbps | | LVSTLD | Differential LVSTL, V <sub>CCIO</sub> = 1.1 V | 3, 4, 5 | 1066 | Mbps | | HUSL12D | Differential HSUL12, V <sub>CCIO</sub> = 1.2 V | 3, 4, 5 | 1066 | Mbps | | HSTL15D | Differential HSTL15, V <sub>CCIO</sub> = 1.5 V | 3, 4, 5 | 250 | Mbps | - 1. Maximum I/O speed is the maximum switching rate of the I/O operating within the guidelines of the defining standard. The actual interface speed performance using the I/O also depends on other factors, such as internal and external timing. - 2. These numbers are characterized but not tested on every device. - 3. Performance is specified in MHz, as defined in clock rate when the sysl/O is used as pin. For data rate performance, this can be converted to Mbps, which equals to 2 times the clock rate. - 4. LVCMOS and LVTTL are measured with load specified in Table 4.50. - 5. These LVCMOS inputs can be placed in different V<sub>CCIO</sub> voltage. Performance may vary. Please refer to Lattice Design software. - 6. These emulated outputs performance is based on externally properly terminated as described in the LVDS25E (Output Only) and SubLVDSE/SubLVDSEH (Output Only) sections. - 7. All speeds are measured with fast slew. - 8. Subject to verification when package becomes available. ## 4.14. Typical Building Block Function Performance Following building block functions (Table 4.30 and Table 4.31) can be generated using Lattice Design Software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device. Table 4.30. Pin-to-Pin Performance<sup>1</sup> | Function | Typ. @ VCC = 1.0 V | Unit | |---------------------------------------------------------------------|--------------------|------| | 16-bit Decoder (I/O configured with LVCMOS18, Left and Right Banks) | 5.5 | ns | | 16-bit Decoder (I/O configured with HSTL15_I, Bottom Banks) | 5.1 | ns | | 16:1 Mux (I/O configured with LVCMOS18, Left and Right Banks) | 6 | ns | | 16:1 Mux (I/O configured with HSTL15_I, Bottom Banks) | 6.1 | ns | #### Note: These functions are generated using Lattice Radiant Design Software. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device. Table 4.31. Register-to-Register Performance<sup>1, 3, 4</sup> | Function | Typ. @ VCC = 1.0 V | Unit | |------------------------------------------------------------------------------------------|--------------------|------| | Basic Functions | | | | 16-bit Adder | 500 <sup>2</sup> | MHz | | 32-bit Adder | 496 | MHz | | 16-bit Counter | 402 | MHz | | 32-bit Counter | 371 | MHz | | Embedded Memory Functions | | | | 512 × 36 Single Port RAM, with Output Register | 500 <sup>2</sup> | MHz | | 1024 × 18 True-Dual Port RAM using same clock, with EBR Output Registers | 500 <sup>2</sup> | MHz | | $1024 \times 18$ True-Dual Port RAM using asynchronous clocks, with EBR Output Registers | 500² | MHz | | Large Memory Functions | | | | 32 k × 32 Single Port RAM, with Output Register | 375 | MHz | | 32 k × 32 Single Port RAM with ECC, with Output Register | 350 | MHz | | 32 k $\times$ 32 True-Dual Port RAM using same clock, with Output Registers | 200 | MHz | | Distributed Memory Functions | | | | 16 × 4 Single Port RAM (One PFU) | 500 <sup>2</sup> | MHz | | 16 × 2 Pseudo-Dual Port RAM (One PFU) | 500 <sup>2</sup> | MHz | | 16 × 4 Pseudo-Dual Port (Two PFUs) | 500 <sup>2</sup> | MHz | | DSP Functions | | | | 9 × 9 Multiplier with Input/Output Registers | 340 | MHz | | 18 × 18 Multiplier with Input/Output Registers | 260 | MHz | | 36 × 36 Multiplier with Input/Output Registers | 184 | MHz | | MAC 18 × 18 with Input/Output Registers | 189 | MHz | | MAC 18 × 18 with Input/Pipelined/Output Registers | 260 | MHz | | MAC 36 × 36 with Input/Output Registers | 111 | MHz | | MAC 36 × 36 with Input/Pipelined/Output Registers | 145 | MHz | #### Notes: - 1. The Clock port is configured with LVDS I/O type. Performance Grade: 8\_High-Performance\_1.0V. - 2. Limited by the Minimum Pulse Width of the component - 3. These functions are generated using Lattice Radiant design software. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device. - 4. For the Pipelined designs, the number of pipeline stages used are 2. ## 4.15. Derating Timing Tables Logic timing provided in the following sections of this data sheet and the Lattice Radiant design software are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process can be much better than the values given in the tables. The Lattice Radiant design software can provide logic timing numbers at a particular temperature and voltage. ## 4.16. External Switching Characteristics Over recommended automotive operating conditions. Table 4.32. External Switching Characteristics (V<sub>cc</sub> = 1.0 V) | Davamatar | Description | -8 | | -7 | | 11 | |-----------------------------|-------------------------------------------------------------------|---------------|-------|-------|-------|------| | Parameter | | Min | Max | Min | Max | Unit | | Clocks | · | | | | | | | Primary Clock | | | | | | | | f <sub>MAX_PRI</sub> | Frequency for Primary Clock | _ | 325.2 | _ | 276 | MHz | | t <sub>w_PRI</sub> | Clock Pulse Width for Primary Clock | 1.322 | - | 1.558 | - | ns | | t <sub>skew_pri</sub> 5 | Primary Clock Skew Within a Device | _ | 554 | _ | 653 | ps | | Edge Clock | | | | | | | | f <sub>MAX_EDGE</sub> | Frequency for Edge Clock Tree | _ | 650.4 | _ | 551.7 | MHz | | t <sub>W_EDGE</sub> | Clock Pulse Width for Edge Clock | 0.615 | _ | 0.725 | _ | ns | | t <sub>SKEW_EDGE</sub> 5 | Edge Clock Skew Within a Device | _ | 148 | _ | 174 | ps | | Generic SDR Input | | | | | | | | General I/O Pin Para | meters Using Dedicated Primary Clock Inpu | t without PLI | L | | | | | t <sub>co</sub> | Clock to Output - PIO Output<br>Register | _ | 8.76 | _ | 8.76 | ns | | t <sub>su</sub> | Clock to Data Setup - PIO Input<br>Register | 0 | _ | 0 | _ | ns | | t <sub>H</sub> (LTR) | Clock to Data Hold - PIO Input<br>Register | 4.01 | _ | 4.01 | _ | ns | | t <sub>H</sub> (Bottom) | Clock to Data Hold - PIO Input<br>Register | 4.92 | _ | 4.92 | _ | ns | | t <sub>su_del</sub> | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | 1.86 | _ | 1.86 | _ | ns | | t <sub>H_DEL</sub> (LTR) | Clock to Data Hold - PIO Input<br>Register with Data Input Delay | 0.27 | _ | 0.27 | _ | ns | | t <sub>H_DEL</sub> (Bottom) | Clock to Data Hold - PIO Input<br>Register with Data Input Delay | 1.86 | _ | 1.86 | _ | ns | | General I/O Pin Para | meters Using Dedicated Primary Clock Inpu | t with PLL | | | | | | t <sub>COPLL</sub> | Clock to Output - PIO Output<br>Register | _ | 4.72 | _ | 5.57 | ns | | t <sub>supll</sub> | Clock to Data Setup - PIO Input<br>Register | 1.41 | _ | 1.41 | _ | ns | | t <sub>HPLL</sub> (LTR) | Clock to Data Hold - PIO Input<br>Register | 1.22 | _ | 1.44 | _ | ns | | t <sub>HPLL</sub> (Bottom) | Clock to Data Hold - PIO Input<br>Register | 1.98 | _ | 1.98 | _ | ns | | t <sub>su_delpll</sub> | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | 4.99 | _ | 4.99 | _ | ns | | t <sub>H_DELPLL</sub> | Clock to Data Hold - PIO Input<br>Register with Data Input Delay | 0 | _ | 0 | _ | ns | | | | -8 | | -7 | | | |--------------------------------------------|---------------------------------------------------------------|--------------|------------|---------------|---------------|---------------| | Parameter | Description | Min | Max | Min | Max | Unit | | Generic DDRX1 Inpu | its/Outputs with Clock and Data Centered a | | | | | Lock Input – | | | igure 4.7 and Figure 4.9 | ( | , | | , | | | | In must Date Cature Dafava CIV | 0.917 | _ | 0.917 | _ | ns | | t <sub>SU_GDDR1</sub> | Input Data Setup Before CLK | 0.275 | _ | 0.275 | _ | UI | | t <sub>HO_GDDR1</sub> | Input Data Hold After CLK | 0.917 | _ | 0.917 | _ | ns | | | Output Data Valid Before CLK | 0.905 | _ | 0.905 | _ | ns | | t <sub>DVB_GDDR1</sub> | Output | -0.762 | _ | -0.762 | _ | ns + ½UI | | + | Output Data Valid After CLK Output | 0.905 | _ | 0.905 | _ | ns | | t <sub>DQVA_GDDR1</sub> | Output Data Valid Arter CER Output | -0.762 | _ | -0.762 | _ | ns + ½UI | | f <sub>DATA_GDDRX1</sub> | Input/Output Data Rate | _ | 300 | - | 300 | Mbps | | f <sub>MAX_GDDRX1</sub> | Frequency of PCLK | _ | 150 | _ | 150 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.667 | _ | 1.667 | _ | ns | | Output TX to Input R | X Margin per Edge | 0.191 | _ | 0.091 | _ | ns | | | its/Outputs with Clock and Data Aligned at | Pin (GDDRX1 | _RX/TX.SCL | K.Aligned) us | sing PCLK Clo | ck Input – | | Bank0, 1, 2, 6, 7 – Fi | gure 4.8 and Figure 4.10 | | | | T | | | | | _ | -0.917 | _ | -0.917 | ns + ½UI | | t <sub>DVA_GDDR1</sub> | Input Data Valid After CLK | _ | 0.75 | _ | 0.75 | ns | | | | _ | 0.225 | _ | 0.225 L | UI | | | Input Data Hold After CLK | 0.917 | | 0.917 | _ | ns + ½UI | | t <sub>DVE_GDDR1</sub> | | 2.583 | | 2.583 | _ | ns | | | | 0.775 | _ | 0.775 | _ | UI | | t <sub>DIA_GDDR1</sub> | Output Data Invalid After CLK Output | _ | 0.559 | _ | 0.659 | ns | | t <sub>DIB_GDDR1</sub> | Output Data Invalid Before CLK<br>Output | _ | 0.559 | _ | 0.659 | ns | | f <sub>DATA_GDDRX1</sub> | Input/Output Data Rate | _ | 300 | _ | 300 | Mbps | | f <sub>MAX_GDDRX1</sub> | Frequency for PCLK | _ | 150 | _ | 150 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.667 | - | 1.667 | _ | ns | | Output TX to Input R | X Margin per Edge | 0.191 | - | 0.091 | _ | ns | | Generic DDRX1 Inpu<br>Bank3, 4, 5 – Figure | its/Outputs with Clock and Data Centered a 4.7 and Figure 4.9 | t Pin (GDDRX | 1_RX/TX.SC | LK.Centered | ) using PCLK | Clock Input – | | + | Input Data Setup Before CLK | 0.917 | _ | 0.917 | _ | ns | | t <sub>SU_GDDR1</sub> | Iliput Data Setup Belore CEK | 0.275 | - | 0.275 | _ | UI | | t <sub>HO_GDDR1</sub> | Input Data Hold After CLK | 0.917 | - | 0.917 | _ | ns | | f <sub>DATA_IN_GDDRX1</sub> | Input Data Rate | _ | 300 | _ | 300 | Mbps | | $f_{MAX\_IN\_GDDR1}$ | Input Frequency of PCLK | _ | 150 | 1 | 150 | MHz | | t | Output Data Valid Before CLK | 1.278 | _ | 1.227 | _ | ns | | t <sub>DVB_GDDR1</sub> | Output | -0.389 | _ | -0.440 | _ | ns + ½UI | | t | Output Data Valid After CLK Output | 1.294 | _ | 1.227 | _ | ns | | t <sub>DQVA_GDDR1</sub> | Output Data valid After CLK Output | -0.373 | _ | -0.439 | _ | ns + ½UI | | f <sub>DATA_OUT_GDDRX1</sub> | Output Data Rate | _ | 300 | - | 300 | Mbps | | $f_{MAX\_OUT\_GDDR1}$ | Output Frequency of PCLK | _ | 150 | _ | 150 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.667 | _ | 1.667 | _ | ns | | Output TX to Input R | X Margin per Edge | 0.377 | _ | 0.311 | _ | ns | | | | -8 | | -7 | | | |------------------------------|--------------------------------------------|--------------|------------|---------------|---------------|---------------| | Parameter | Description | Min | Max | Min | Max | Unit | | Generic DDRX1 Inpo | uts/Outputs with Clock and Data Aligned at | Pin (GDDRX1 | _RX/TX.SCL | K.Aligned) us | sing PCLK Clo | k Input – | | | 4.8 and Figure 4.10 | | | | | · | | | | _ | -0.917 | _ | -0.917 | ns + ½UI | | t <sub>DVA_GDDR1</sub> | Input Data Valid After CLK | _ | 0.75 | _ | 0.75 | ns | | | | _ | 0.225 | _ | 0.225 | UI | | | | 0.917 | _ | 0.917 | _ | ns + ½UI | | t <sub>DVE_GDDR1</sub> | Input Data Hold After CLK | 2.583 | _ | 2.583 | _ | ns | | | | 0.775 | _ | 0.775 | _ | UI | | f <sub>DATA_IN_GDDRX1</sub> | Input Data Rate | _ | 300 | | 300 | Mbps | | t <sub>DIA_GDDR1</sub> | Output Data Invalid After CLK<br>Output | _ | 0.373 | _ | 0.439 | ns | | t <sub>DIB_GDDR1</sub> | Output Data Invalid Before CLK<br>Output | _ | 0.373 | _ | 0.439 | ns | | f <sub>DATA_OUT_GDDRX1</sub> | Output Data Rate | _ | 300 | 1 | 300 | Mbps | | f <sub>MAX_GDDRX1</sub> | Frequency for PCLK | | 150 | _ | 150 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 1.667 | _ | 1.667 | _ | ns | | Output TX to Input I | RX Margin per Edge | 0.377 | _ | 0.311 | _ | ns | | Generic DDRX2 Inp | uts/Outputs with Clock and Data Centered a | t Pin (GDDR) | 2_RX/TX.EC | LK.Centered | ) using PCLK | Clock Input – | | Figure 4.7 and Figur | re 4.9 | | | | | | | tau annua | Data Setup before CLK Input | 0.270 | _ | 0.270 | _ | ns | | t <sub>SU_GDDRX2</sub> | Data Setup before CER Input | 0.162 | _ | 0.162 | _ | UI | | t <sub>HO_GDDRX2</sub> | Data Hold after CLK Input | 0.270 | _ | 0.270 | _ | ns | | + | Output Data Valid Before CLK | 0.684 | _ | 0.684 | _ | ns | | t <sub>DVB_GDDRX2</sub> | Output | -0.149 | _ | -0.176 | _ | ns + ½UI | | t <sub>DQVA_GDDRX2</sub> | Output Data Valid After CLK Output | 0.684 | _ | 0.658 | _ | ns | | | | -0.149 | _ | -0.176 | _ | ns + ½UI | | f <sub>DATA_GDDRX2</sub> | Input/Output Data Rate | _ | 600 | - | 600 | Mbps | | f <sub>MAX_GDDRX2</sub> | Frequency for ECLK | _ | 300 | 1 | 300 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.833 | _ | 0.833 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 247.52 | 1 | 209.97 | MHz | | Output TX to Input F | RX Margin per Edge | 0.434 | _ | 0.408 | _ | ns | | Generic DDRX2 Inpo | uts/Outputs with Clock and Data Aligned at | Pin (GDDRX2 | _RX/TX.ECL | K.Aligned) us | sing PCLK Clo | ck Input – | | Figure 4.8 and Figur | re 4.10 | | , | | | | | | | _ | -0.458 | - | -0.458 | ns + ½UI | | t <sub>DVA_GDDRX2</sub> | Input Data Valid After CLK | _ | 0.375 | _ | 0.375 | ns | | | | _ | 0.225 | _ | 0.225 | UI | | | | 0.458 | _ | 0.458 | _ | ns + ½UI | | t <sub>DVE_GDDRX2</sub> | Input Data Hold After CLK | 1.292 | _ | 1.292 | _ | ns | | | | 0.775 | _ | 0.775 | _ | UI | | t <sub>DIA_GDDRX2</sub> | Output Data Invalid After CLK<br>Output | _ | 0.149 | _ | 0.176 | ns | | t <sub>DIB_GDDRX2</sub> | Output Data Invalid Before CLK<br>Output | _ | 0.149 | _ | 0.176 | ns | | f <sub>DATA_GDDRX2</sub> | Input/Output Data Rate | _ | 600 | _ | 600 | Mbps | | f <sub>MAX_GDDRX2</sub> | Frequency for ECLK | _ | 300 | _ | 300 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.833 | _ | 0.833 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | | 247.52 | _ | 209.97 | MHz | | Output TX to Input I | RX Margin per Edge | 0.226 | _ | 0.199 | _ | ns | | Parameter | Description | -8 | | <b>-7</b> | | Unit | |---------------------------|----------------------------------------------|--------------|------------|---------------|--------------|----------------| | rarameter | Description | Min | Max | Min | Max | Ollit | | Generic DDRX4 Inpu | its/Outputs with Clock and Data Centered at | t Pin (GDDRX | 4_RX/TX.EC | LK.Centered | ) using PCLK | Clock Input – | | rigure 4.7 and rigur | | 0.253 | T _ | 0.253 | I _ | ns | | t <sub>SU_GDDRX4</sub> | Input Data Set-Up Before CLK | 0.253 | _ | 0.253 | _ | UI | | t <sub>HO GDDRX4</sub> | Input Data Hold After CLK | 0.239 | _ | 0.239 | _ | ns | | <u>-</u> | Output Data Valid Before CLK | 0.351 | _ | 0.324 | _ | ns | | t <sub>DVB_GDDRX4</sub> | Output | -0.149 | _ | -0.176 | _ | ns + ½UI | | | | 0.351 | _ | 0.324 | _ | ns | | t <sub>DQVA_GDDRX4</sub> | Output Data Valid After CLK Output | -0.149 | _ | -0.176 | _ | ns + ½UI | | f <sub>DATA GDDRX4</sub> | Input/Output Data Rate | _ | 1000 | _ | 1000 | Mbps | | f <sub>MAX_GDDRX4</sub> | Frequency for ECLK | _ | 500 | _ | 500 | MHz | | | Half of Data Bit Time, or 90 degrees | 0.5 | _ | 0.5 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 125 | _ | 125 | MHz | | Output TX to Input R | X Margin per Edge | 0.151 | _ | 0.124 | _ | ns | | Generic DDRX4 Inpu | its/Outputs with Clock and Data Aligned at I | Pin (GDDRX4 | RX/TX.ECL | K.Aligned) us | ing PCLK Clo | ck Input, Left | | and Right sides Only | - Figure 4.8 and Figure 4.10 | | | | | • | | | | _ | -0.275 | 1 | -0.275 | ns + ½UI | | t <sub>DVA_GDDRX4</sub> | Input Data Valid After CLK | _ | 0.225 | - | 0.225 | ns | | | | _ | 0.225 | 1 | 0.225 | UI | | | Input Data Hold After CLK | 0.275 | _ | 0.275 | _ | ns + ½UI | | t <sub>DVE_GDDRX4</sub> | | 0.775 | _ | 0.775 | _ | ns | | | | 0.775 | _ | 0.775 | _ | UI | | t <sub>DIA_GDDRX4</sub> | Output Data Invalid After CLK Output | _ | 0.149 | _ | 0.176 | ns | | t <sub>DIB_GDDRX4</sub> | Output Data Invalid Before CLK Output | _ | 0.149 | _ | 0.176 | ns | | f <sub>DATA_GDDRX4</sub> | Input/Output Data Rate | _ | 1000 | _ | 1000 | Mbps | | f <sub>MAX_GDDRX4</sub> | Frequency for ECLK | _ | 500 | _ | 500 | MHz | | ½ UI | Half of Data Bit Time, or 90 degree | 0.5 | _ | 0.5 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 125 | _ | 125 | MHz | | Output TX to Input R | X Margin per Edge | 0.076 | _ | 0.049 | _ | ns | | Generic DDRX5 Inpu | its/Outputs with Clock and Data Centered at | t Pin (GDDRX | 5_RX/TX.EC | LK.Centered | ) using PCLK | Clock Input - | | rigure 4.7 and rigur | | 0.233 | Τ_ | 0.233 | I _ | ns | | t <sub>SU_GDDRX5</sub> | Input Data Set-Up Before CLK | 0.233 | _ | 0.233 | _ | UI | | t <sub>HO GDDRX5</sub> | Input Data Hold After CLK | 0.245 | _ | 0.245 | _ | ns | | twindow gddrx5c | Input Data Valid Window | 0.4 | _ | 0.4 | _ | ns | | ZOTI_GDDINGC | Output Data Valid Before CLK | 0.351 | _ | 0.324 | _ | ns | | t <sub>DVB_GDDRX5</sub> | Output | -0.149 | _ | -0.176 | _ | ns + ½UI | | | | 0.351 | _ | 0.324 | _ | ns | | t <sub>DQVA_GDDRX5</sub> | Output Data Valid After CLK Output | -0.149 | _ | -0.176 | _ | ns + ½UI | | f <sub>DATA_GDDRX5</sub> | Input/Output Data Rate | _ | 1000 | _ | 1000 | Mbps | | f <sub>MAX_GDDRX5</sub> | Frequency for ECLK | _ | 500 | _ | 500 | MHz | | MAX_GDDRXS<br>1∕2 UI | Half of Data Bit Time, or 90 degrees | 0.500 | _ | 0.500 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | - J.J00 | 100 | J.500 | 100 | MHz | | PCLK Output TX to Input R | , , | 0.151 | 100 | 0.124 | 100 | ns | | Julput IA to Iliput R | in iviaigiii pei Luge | 0.131 | | 0.124 | | 112 | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | D | Description | -8 | 3 | - | | | |-----------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|------------------------------------------------------|---------------| | Parameter | Description | Min | Max | Min | Max | Unit | | | | _ | -0.275 | - | -0.275 | ns + ½UI | | t <sub>DVA_GDDRX5</sub> | Input Data Valid After CLK | _ | 0.225 | | 0.225 | ns | | | | _ | 0.225 | _ | 0.225 | UI | | | | 0.275 | _ | 0.275 | _ | ns + ½UI | | t <sub>DVE_GDDRX5</sub> | Input Data Hold After CLK | 0.775 | _ | 0.775 | _ | ns | | | | 0.775 | _ | 0.775 | -0.275 0.225 0.225 0.176 0.176 1000 500 100 1000 125 | UI | | twindow_gddrx5a | Input Data Valid Window | 0.550 | _ | 0.550 | _ | ns | | t <sub>DIA_GDDRX5</sub> | Output Data Invalid After CLK<br>Output | _ | 0.149 | _ | 0.176 | ns | | t <sub>DIB_GDDRX5</sub> | Output Data Invalid Before CLK<br>Output | _ | 0.149 | _ | 0.176 | ns | | f <sub>DATA_GDDRX5</sub> | Input/Output Data Rate | _ | 1000 | 1 | 1000 | Mbps | | f <sub>MAX_GDDRX5</sub> | Frequency for ECLK | _ | 500 | 1 | 500 | MHz | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.500 | _ | 0.500 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 100 | 1 | 100 | MHz | | Output TX to Input R | X Margin per Edge | 0.076 | _ | 0.049 | _ | ns | | Soft D-PHY DDRX4 Ir | puts/Outputs with Clock and Data Centere | d at Pin, usin | g PCLK Cloc | k Input | 1 | | | | | 0.240 | _ | 0.240 | _ | ns | | t <sub>SU_GDDRX4_MP</sub> | Input Data Set-Up Before CLK | 0.240 | _ | 0.240 | _ | UI | | t <sub>HO GDDRX4 MP</sub> | Input Data Hold After CLK | 0.230 | _ | 0.230 | _ | ns | | | Output Data Valid Before CLK | Old After CLK 0.230 — 0.230 Valid Before CLK 0.300 — 0.300 0.300 — 0.300 0.300 — 0.300 | _ | ns | | | | t <sub>DVB_GDDRX4_MP</sub> | Output | 0.300 | _ | 0.300 | _ | UI | | | | 0.300 | _ | 0.300 | _ | ns | | tdqva_gddrx4_mp | Output Data Valid After CLK Output | 0.300 | _ | 0.300 | _ | UI | | f <sub>DATA_GDDRX4_MP</sub> | Input Data Bit Rate for MIPI PHY | _ | 1000 | - | 1000 | Mbps | | ½ UI | Half of Data Bit Time, or 90 degrees | 0.500 | _ | 0.500 | _ | ns | | f <sub>PCLK</sub> | PCLK frequency | _ | 125 | | 125 | MHz | | Output TX to Input R | X Margin per Edge | 0.100 | _ | 0.100 | _ | ns | | Video DDRX71 Input<br>Figure 4.13 | s/Outputs with Clock and Data Aligned at F | Pin (GDDRX71 | _RX.ECLK) ເ | ising PLL Clo | ck Input – Fig | gure 4.12 and | | | Input Valid Bit "i" switch from CLK | _ | 0.237 | _ | 0.277 | UI | | t <sub>rpbi_dva</sub> | Rising Edge ("i" = 0 to 6, 0 aligns with CLK) | _ | -0.278 | - | -0.278 | ns+(½+i)×UI | | | Input Hold Bit "i" switch from CLK | 0.748 | _ | 0.711 | _ | UI | | t <sub>rpbi_dve</sub> | Rising Edge ("i" = 0 to 6, 0 aligns with CLK) | 0.262 | _ | 0.263 | _ | ns+(½+i)×UI | | t <sub>TPBi_DOV</sub> | Data Output Valid Bit "i" switch<br>from CLK Rising Edge ("i" = 0 to 6, 0<br>aligns with CLK) | _ | 0.159 | 1 | 0.187 | ns+i×UI | | t <sub>TPBi_DOI</sub> | Data Output Invalid Bit "i" switch<br>from CLK Rising Edge ("i" = 0 to 6, 0<br>aligns with CLK) | -0.159 | _ | -0.187 | _ | ns+(i+ 1) ×UI | | t <sub>TPBi_skew_UI</sub> | TX skew in UI | _ | 0.15 | ı | 0.15 | UI | | t <sub>B</sub> | Serial Data Bit Time, = 1UI | 1.058 | _ | 1.247 | _ | ns | | f <sub>DATA_TX71</sub> | DDR71 Serial Data Rate | _ | 945 | _ | 802 | Mbps | | f <sub>MAX_TX71</sub> | DDR71 ECLK Frequency | _ | 473 | - | 401 | MHz | | | | | 100 = | | 442.4 | N 41.1- | | f <sub>CLKIN</sub> | 7:1 Clock (PCLK) Frequency | _ | 133.7 | _ | 113.4 | MHz | | | | -8 | | - | -7 | 11 | | |-------------------------------------------------------------------------------------------|----------------------------------------|-----------------|--------|-------|--------|----------|--| | Parameter | Description | Min | Max | Min | Max | Unit | | | DDR3/DDR3L/LPDDR2 R | EAD (DQ Input Data are Aligned to DQS | 6) – Figure 4.8 | | | | | | | t <sub>DVBDQ_DDR3</sub> t <sub>DVBDQ_DDR3L</sub> t <sub>DVBDQ_LPDDR2</sub> | Data Output Valid before DQS Input | _ | -0.235 | ı | -0.277 | ns + ½UI | | | t <sub>DVADQ_DDR3</sub> t <sub>DVADQ_DDR3L</sub> t <sub>DVADQ_LPDDR2</sub> | Data Output Valid after DQS Input | 0.235 | _ | 0.277 | _ | ns + ½UI | | | f <sub>DATA_DDR3</sub> f <sub>DATA_DDR3</sub> L<br>f <sub>DATA_LPDDR2</sub> | DDR Memory Data Rate | _ | 1066 | _ | 904 | Mbps | | | fmax_eclk_ddr3<br>fmax_eclk_ddr3l<br>fmax_eclk_lpddr2 | DDR Memory ECLK Frequency | _ | 533 | - | 452 | MHz | | | f <sub>MAX_SCLK_DDR3</sub><br>f <sub>MAX_SCLK_DDR3L</sub><br>f <sub>MAX_SCLK_LPDDR2</sub> | DDR Memory SCLK Frequency | _ | 133.3 | _ | 113 | MHz | | | DDR3/DDR3L/LPDDR2 V | VRITE (DQ Output Data are Centered to | DQS) – Figure | 4.11 | | | | | | tdqvbs_ddr3 tdqvbs_ddr3l<br>tdqvbs_lpddr2 | Data Output Valid before DQS<br>Output | _ | -0.235 | _ | -0.277 | ns + ½UI | | | t <sub>DQVAS_DDR3</sub> t <sub>DQVAS_DDR3L</sub> | Data Output Valid after DQS Output | 0.235 | _ | 0.277 | _ | ns + ½UI | | | f <sub>DATA_DDR3</sub> f <sub>DATA_DDR3</sub> L<br>f <sub>DATA_LPDDR2</sub> | DDR Memory Data Rate | _ | 1066 | ı | 904 | Mbps | | | fmax_eclk_ddr3<br>fmax_eclk_ddr3l<br>fmax_eclk_ipddr2 | DDR Memory ECLK Frequency | _ | 533 | ı | 452 | MHz | | | f <sub>MAX_SCLK_DDR3</sub><br>f <sub>MAX_SCLK_DDR3L</sub><br>f <sub>MAX_SCLK_LPDDR2</sub> | DDR Memory SCLK Frequency | _ | 133.3 | ı | 113 | MHz | | | LPDDR4 | | | | | | | | | f <sub>DATA_LPDDR4</sub> | DDR Memory Data Rate | _ | 1066 | _ | 904 | Mb/s | | | f <sub>MAX_ECLK_LPDDR4</sub> | DDR Memory ECLK Frequency | _ | 533 | _ | 452 | MHz | | | f <sub>MAX_SCLK_LPDDR4</sub> | DDR Memory SCLK Frequency | _ | 133.3 | _ | 113 | MHz | | - 1. Automotive timing numbers are shown. - 2. General I/O timing numbers are based on LVCMOS18, 1.8 V, 8 mA, Fast Slew Rate, 0 pF load. - Generic DDR timing numbers in banks 0, 1, 2, 6, and 7 are based on LVCMOS18 I/O. - Generic DDR timing numbers in banks 3, 4, and 5 are based on LVDS I/O. - DDR3 timing numbers are based on SSTL15. - LPDDR2 timing numbers are based on HSUL12. - Uses LVDS I/O standard for measurements. - 3. Maximum clock frequencies are tested under best case conditions. System performance may vary depending on the user environment. - 4. All numbers are generated with the Lattice Radiant software. - 5. This clock skew is not the internal clock network skew. The Nexus family devices have very low internal clock network skew that can be approximated to 0 ps. These t<sub>SKEW</sub> values measured externally at system level includes additional skew added by the I/O, wire bonding and package ball. Figure 4.7. Receiver RX.CLK.Centered Waveforms Figure 4.8. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms Figure 4.9. Transmit TX.CLK.Centered and DDR Memory Output Waveforms Figure 4.10. Transmit TX.CLK.Aligned Waveforms #### Receiver - Shown for on e LVD S Channel #### Transmitter - Shown for one LVD S Channel Figure 4.11. DDRX71 Video Timing Waveforms © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 4.12. Receiver DDRX71\_RX Waveforms Figure 4.13. Transmitter DDRX71\_TX Waveforms ## 4.17. sysCLOCK PLL Timing (Vcc = 1.0 V) Over recommended operating conditions. Table 4.33. sysCLOCK PLL Timing (Vcc = 1.0 V) | Parameter | Descriptions | Conditions | Min | Тур. | Max | Unit | |--------------------------------|------------------------------------------------------|-------------------------------------|-------------|------|--------|--------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | _ | 18 | _ | 500 | MHz | | f <sub>OUT</sub> | Output Clock Frequency | _ | 6.25 | _ | 800 | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | _ | 800 | _ | 1600 | MHz | | f <sub>PFD</sub> | Phase Detector Input Frequency | Without Fractional-N<br>Enabled | 18 | _ | 500 | MHz | | | | With Fractional-N Enabled | 18 | _ | 100 | MHz | | AC Characterist | tics | | | | | | | $t_{\text{DT}}$ | Output Clock Duty Cycle | _ | 45 | _ | 55 | % | | t <sub>PH</sub> <sup>4</sup> | Output Phase Accuracy | _ | -5 | _ | 5 | % | | | Output Clock Period Jitter | f <sub>OUT</sub> ≥ 200 MHz | _ | _ | 250 | ps p-p | | | Output Clock Period sitter | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.05 | UIPP | | | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> ≥ 200 MHz | | _ | 250 | ps p-p | | | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.05 | UIPP | | | | f <sub>PFD</sub> ≥ 200 MHz | _ | _ | 250 | ps p-p | | <b>+</b> 1 | Output Clask Phase litter | 60 MHz ≤ f <sub>PFD</sub> < 200 MHz | _ | _ | 400 | ps p-p | | t <sub>OPJIT</sub> 1 | Output Clock Phase Jitter | 30 MHz ≤ f <sub>PFD</sub> < 60 MHz | _ | _ | 500 | ps p-p | | | | 18 MHz ≤ f <sub>PFD</sub> < 30 MHz | _ | _ | 725 | ps p-p | | | Output Clask Bariad Litter / Fractional NI) | f <sub>OUT</sub> ≥ 200 MHz | - - 350 | 350 | ps p-p | | | | Output Clock Period Jitter (Fractional-N) | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.07 | UIPP | | | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> ≥ 200 MHz | _ | _ | 400 | ps p-p | | | (Fractional-N) | f <sub>OUT</sub> < 200 MHz | _ | _ | 0.08 | UIPP | | f <sub>BW</sub> <sup>3</sup> | PLL Loop Bandwidth | _ | 0.45 | _ | 13 | MHz | | t <sub>LOCK</sub> <sup>2</sup> | PLL Lock-in Time | _ | _ | _ | 10 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time (from RESET goes HIGH) | _ | _ | _ | 50 | ns | | | Laurent Claude Bourie de littere | f <sub>PFD</sub> ≥ 20 MHz | _ | _ | 500 | ps p-p | | t <sub>IPJIT</sub> | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | _ | 0.01 | UIPP | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | _ | ns | | t <sub>LO</sub> | Input Clock Low Time | 10% to 10% | 0.5 | _ | _ | ns | | t <sub>RST</sub> | RST/ Pulse Width | _ | 1 | _ | _ | ms | | f <sub>SSC_MOD</sub> | Spread Spectrum Clock Modulation<br>Frequency | _ | 20 | _ | 200 | kHz | | f <sub>SSC_MOD_AMP</sub> | Spread Spectrum Clock Modulation<br>Amplitude Range | _ | 0.25 | _ | 2.00 | % | | f <sub>SSC_MOD_STEP</sub> | Spread Spectrum Clock Modulation Amplitude Step Size | _ | _ | 0.25 | _ | % | #### Notes: - 1. Jitter sample is taken over 10,000 samples for Period jitter, and 1,000 samples for Cycle-to-Cycle jitter of the primary PLL output with clean reference clock with no additional I/O toggling. - 2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment. - 3. Result from Lattice Radiant software. - 4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. ### 4.18. Internal Oscillators Characteristics Table 4.34. Internal Oscillators (Vcc = 1.0 V) | Symbol | Parameter Description | Min | Тур | Max | Unit | |----------------------|--------------------------------------|-------|-----|-------|------| | f <sub>CLKHF</sub> | HFOSC Clock Frequency | 418.5 | 450 | 481.5 | MHz | | f <sub>CLKLF</sub> | LFOSC Clock Frequency | 18.2 | 32 | 45.8 | kHz | | DCH <sub>CLKHF</sub> | HFOSC Duty Cycle (Clock High Period) | 43 | 50 | 57 | % | | DCH <sub>CLKLF</sub> | LFOSC Duty Cycle (Clock High Period) | 45 | 50 | 55 | % | ## 4.19. User I<sup>2</sup>C Characteristics Table 4.35. User $I^2C$ Specifications ( $V_{CC} = 1.0 V$ ) | Symbol | Parameter | STD Mode | | FAST Mode | | FAST Mode Plus <sup>2</sup> | | | l lait | | | |--------------------|------------------------------------|----------|-----|-----------|-----|-----------------------------|-----|-----|--------|------|------| | Symbol | Description | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>scl</sub> | SCL Clock<br>Frequency | _ | - | 100 | _ | _ | 400 | _ | _ | 1000 | kHz | | T <sub>DELAY</sub> | Optional delay through delay block | ı | 62 | _ | ı | 62 | _ | _ | 62 | _ | ns | #### Notes: - 1. Refer to the I<sup>2</sup>C Specification for timing requirements. User design should set constraints in Lattice Design Software to meet this industrial I<sup>2</sup>C Specification. - 2. Fast Mode Plus maximum speed may be achieved by using external pull up resistor on I<sup>2</sup>C bus. Internal pull up may not be sufficient to support the maximum speed. # 4.20. Analog-Digital Converter (ADC) Block Characteristics Table 4.36. ADC Specifications<sup>1</sup> | Symbol | Description | Condition | Min | Тур | Max | Unit | |-------------------------|------------------------------------------|-------------------------------------------|--------------------------------------------------|----------------------------|--------------------------------------------------|--------------------| | V <sub>REFINT_ADC</sub> | ADC Internal Reference<br>Voltage | _ | 1.142 | 1.2 | 1.26 <sup>2</sup> | V | | $V_{REFEXT\_ADC}$ | ADC External Reference<br>Voltage | _ | 1.0 | _ | 1.8 | V | | N <sub>RES_ADC</sub> | ADC Resolution | _ | _ | 12 | _ | bit | | ENOB <sub>ADC</sub> | Effective Number of Bits | _ | 9.9 | 11 | _ | bit | | | | Bipolar Mode, Internal V <sub>REF</sub> | V <sub>CM_ADC</sub> – V <sub>REFINT_ADC</sub> /4 | V <sub>CM_ADC</sub> | V <sub>CM_ADC</sub> + V <sub>REFINT_ADC</sub> /4 | V | | V <sub>SR ADC</sub> | ADC Input Range | Bipolar Mode, External V <sub>REF</sub> | V <sub>CM_ADC</sub> – V <sub>REFEXT_ADC</sub> /4 | V <sub>REFEXT_ADC</sub> | V <sub>CM_ADC</sub> + V <sub>REFEXT_ADC</sub> /4 | V | | V SR_ADC | | Uni-polar Mode, Internal V <sub>REF</sub> | 0 | _ | V <sub>REFINT_ADC</sub> | V | | | | Uni-polar Mode, External V <sub>REF</sub> | 0 | _ | V <sub>REFEXT_ADC</sub> | V | | | ADC Input Common Mode | Internal V <sub>REF</sub> | _ | 1/2V <sub>REFINT_ADC</sub> | _ | V | | $V_{CM\_ADC}$ | Voltage (for fully differential signals) | External V <sub>REF</sub> | _ | ¹∕2V <sub>REFEXT_ADC</sub> | _ | V | | f <sub>CLK_ADC</sub> | ADC Clock Frequency | _ | _ | 25 | 40 | MHz | | DC <sub>CLK_ADC</sub> | ADC Clock Duty Cycle | _ | 48 | 50 | 52 | % | | f <sub>INPUT_ADC</sub> | ADC Input Frequency | _ | _ | _ | 500 | kHz | | FS <sub>ADC</sub> | ADC Sampling Rate | _ | _ | 1 | _ | MS/s | | N <sub>TRACK_ADC</sub> | ADC Input Tracking Time | _ | 4 | _ | _ | cycle <sup>3</sup> | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Symbol | Description | Condition | Min | Тур | Max | Unit | |---------------------------|----------------------------------------------|-----------------------------------------------|------|-----|-------|---------------------| | R <sub>IN_ADC</sub> | ADC Input Equivalent<br>Resistance | _ | _ | 116 | _ | ΚΩ | | t <sub>CAL_ADC</sub> | ADC Calibration Time | _ | _ | - | 6500 | cycle <sup>3</sup> | | LOUTPUT_ADC | ADC Conversion Time | Includes minimum tracking time of four cycles | 25 | - | _ | cycle <sup>3</sup> | | DNL <sub>ADC</sub> | ADC Differential | | _ | 1 | LSB | | | INL <sub>ADC</sub> | ADC Integral Nonlinearity | ADC Integral Nonlinearity — — —2 | | _ | 2.21 | LSB | | SFDR <sub>ADC</sub> | ADC Spurious Free Dynamic<br>Range | _ | 65.8 | 77 | _ | dBc | | THD <sub>ADC</sub> | ADC Total Harmonic<br>Distortion | _ | _ | -76 | -66.4 | dB | | SNR <sub>ADC</sub> | ADC Signal to Noise Ratio | _ | 61.6 | 68 | _ | dB | | SNDR <sub>ADC</sub> | ADC Signal to Noise Plus<br>Distortion Ratio | _ | 61.5 | 67 | _ | dB | | ERR <sub>GAIN_ADC</sub> | ADC Gain Error | _ | -0.5 | _ | 0.5 | % FS <sub>ADC</sub> | | ERR <sub>OFFSET_ADC</sub> | ADC Offset Error | _ | -2 | _ | 2 | LSB | | C <sub>IN_ADC</sub> | ADC Input Equivalent<br>Capacitance | _ | _ | 2 | _ | pF | - 1. ADC is available in select speed grades. See ordering information. - 2. Not tested; guaranteed by design. - 3. ADC Sample Clock cycles. See ADC User Guide for Nexus Platform (FPGA-TN-02129) for more details. ## 4.21. Comparator Block Characteristics **Table 4.37. Comparator Specifications** | Symbol | Description | Min | Тур | Max | Unit | |---------------------------|-----------------------------|-------|-----|----------------------|------| | f <sub>IN_COMP</sub> | Comparator Input Frequency | _ | _ | 10 | MHz | | V <sub>IN_COMP</sub> | Comparator Input Voltage | 0 | _ | V <sub>CCADC18</sub> | V | | V <sub>OFFSET_COMP</sub> | Comparator Input Offset | -34.3 | _ | 36.44 | mV | | V <sub>HYST_COMP</sub> | Comparator Input Hysteresis | 10 | _ | 31.62 | mV | | V <sub>LATENCY_COMP</sub> | Comparator Latency | _ | _ | 31.24 | ns | ## 4.22. Digital Temperature Readout Characteristics Digital temperature Readout (DTR) is implemented in one of the internal Analog-Digital-Converter (ADC) channels. Table 4.38. DTR Specifications<sup>1, 2</sup> | Symbol | Description | Condition | Min | Тур | Max | Unit | |---------------------------|---------------------------------|---------------------------------------------------------------|------|-----|-----|------| | DTR <sub>RANGE</sub> | DTR Detect Temperature<br>Range | _ | -40 | 1 | 125 | °C | | DTR <sub>ACCURACY</sub> | DTR Accuracy | with external voltage<br>reference range of 1.0 V<br>to 1.8 V | -16 | ±6 | 16 | °C | | DTR <sub>RESOLUTION</sub> | DTR Resolution | with external voltage reference | -0.3 | _ | 0.3 | °C | ### Notes: - 1. External voltage reference (VREF) should be 0.1% accurate or better. DTR sensitivity to VREF is -4.1 °C per VREF per-cent (for example, if the VREF is 1 % low, then the DTR will read +4.1 °C high). - 2. DTR is available in select speed grades. See ordering information. ## 4.23. SERDES High-Speed Data Transmitter Table 4.39. Serial Output Timing and Levels | Symbol | Description | Condition | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------------------|---------------------------|-----|------|------|------------| | Transmitter | 5 Gbps | | | | | | | V <sub>TX-DIFF-PP</sub> | Peak-Peak Differential voltage on selected amplitude <sup>1, 2</sup> | _ | 800 | 1000 | 1300 | mV,<br>p-p | | V <sub>TX-CM-DC</sub> | Output common mode voltage <sup>1, 2</sup> | _ | 400 | 500 | 650 | mV,<br>p-p | | $V_{TX-EH}$ | Transmitter Eye Height <sup>1, 2</sup> — | | 565 | 740 | _ | mV,<br>p-p | | V <sub>TX-EW</sub> | Transmitter Eye width (all jitter sources) | _ | 170 | 180 | _ | ps | | T <sub>TX-R</sub> | Transmitter Eye Rise time (20% to 80%) | _ | 56 | _ | 70 | ps | | T <sub>TX-F</sub> | Transmitter Eye Fall time (80% to 20%) | _ | 56 | _ | 70 | ps | | Transmitter | 1.25 Gbps | | | | | | | V <sub>TX-DIFF-PP</sub> | Peak-Peak Differential voltage on selected amplitude <sup>1, 2</sup> | _ | 800 | 1000 | 1300 | mV,<br>p-p | | V <sub>TX-CM-DC</sub> | Output common mode voltage <sup>1, 2</sup> | _ | 400 | 500 | 650 | mV,<br>p-p | | $V_{TX-EH}$ | Transmitter Eye Height <sup>1, 2</sup> | _ | 645 | 800 | _ | mV,<br>p-p | | V <sub>TX-EW</sub> | Transmitter Eye width (all jitter sources) | _ | 770 | 780 | _ | ps | | T <sub>TX-R</sub> | Transmitter Eye Rise time (20% to 80%) | _ | 63 | _ | 81 | ps | | T <sub>TX-F</sub> | Transmitter Eye Fall time (80% to 20%) | _ | 63 | _ | 81 | ps | | Transmitter | All Rates | | | | | | | T <sub>TX-CM-AC-P</sub> | RMS AC peak common-mode output voltage | _ | _ | _ | 20 | mV | | Z <sub>TX_DIFF-DC</sub> | DC Differential Impedance | _ | 80 | _ | 120 | Ω | | | | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | DI | Tx Differential Return Loss (with package | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | RL <sub>TX_DIFF</sub> | included) | 2.5 GHz < freq < 4 GHz | 4 | _ | _ | dB | | | | 4GHz < freq <= 5 GHz | 4 | _ | _ | dB | | | To Common mode Between Least (with | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | $RL_{TX\_COM}$ | Tx Common mode Return Loss (with package included) | 2.5 GHz < freq <= 4 GHz | 3 | _ | _ | dB | | | package meladed) | 4GHz < freq <= 5 GHz | 3 | _ | _ | dB | #### Notes: - 1. Measured with 50 $\Omega$ Tx Driver impedance at $V_{CCHTX}\pm5\%$ . Fixture de-embedded. - 2. Refer to CertusPro-NX SerDes/PCS Usage Guide (FPGA-TN-02245) for settings of Tx amplitude. **Table 4.40. Channel Output Jitter** | Symbol | Description | Min | Тур | Max | Unit | |--------------------------|--------------------------------------------------------------------|-----|-----|-------|---------| | Transmitter 8 | Gbps <sup>1</sup> | | | | | | T <sub>TX-UTJ</sub> | 8 Gbps Transmitter EyeTx Uncorrelated Total Jitter <sup>1</sup> | _ | _ | 31.25 | ps, p-p | | T <sub>TX-UDJDD</sub> | 8 Gbps Transmitter EyeTx Uncorrelated Deterministic | _ | _ | 12 | ps, p-p | | T <sub>TX-UPW-TJ</sub> | 8 Gbps Transmitter EyeTx Uncorrelated PW Total Jitter <sup>1</sup> | _ | _ | 24 | ps, p-p | | T <sub>TX-UPW-DJDD</sub> | 8 Gbps Transmitter EyeTx Uncorrelated PW Deterministic | _ | _ | 10 | ps, p-p | | T <sub>TX-DJDD</sub> | 8 Gbps Transmitter EyeTx Deterministic Jitter <sup>1</sup> | _ | _ | 18 | ps, p-p | | T <sub>TX-RJ</sub> | 8 Gbps Transmitter EyeTx RMS jitter < 1.5 MHz <sup>1</sup> | _ | _ | 1 | ps, RMS | | Transmitter 5 | Gbps <sup>3</sup> | | | | | | T <sub>TX-DJ</sub> | 5 Gbps Transmitter Deterministic Jitter <sup>3</sup> | _ | _ | 22 | ps, p-p | | T <sub>TX-RJ</sub> | 5 Gbps Transmitter Random Jitter <sup>3</sup> | _ | _ | 1 | ps, RMS | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Symbol | Description | Min | Тур | Max | Unit | | | | | | |--------------------|----------------------------------------------------------|-----|-----|-----|---------|--|--|--|--|--| | T <sub>TX-TJ</sub> | 5 Gbps Transmitter Total Jitter <sup>3</sup> | _ | ı | 38 | ps, p-p | | | | | | | Transmitter 3.12 | 5 Gbps <sup>3</sup> | | | | | | | | | | | T <sub>TX-DJ</sub> | 3.125 Transmitter Gbps Deterministic Jitter <sup>3</sup> | _ | ı | 20 | ps, p-p | | | | | | | T <sub>TX-RJ</sub> | 3.125 Transmitter Gbps Random Jitter <sup>3</sup> | _ | - | 1 | ps, RMS | | | | | | | T <sub>TX-TJ</sub> | 3.125 Transmitter Gbps Total Jitter <sup>3</sup> | _ | 1 | 40 | ps, p-p | | | | | | | Transmitter 2.5 ( | Transmitter 2.5 Gbps <sup>3</sup> | | | | | | | | | | | T <sub>TX-DJ</sub> | 2.5 Transmitter Gbps Deterministic Jitter <sup>3</sup> | _ | _ | 20 | ps, p-p | | | | | | | T <sub>TX-RJ</sub> | 2.5 Transmitter Gbps Random Jitter <sup>3</sup> | _ | ı | 1 | ps, RMS | | | | | | | T <sub>TX-TJ</sub> | 2.5 Transmitter Gbps Total Jitter <sup>3</sup> | _ | - | 40 | ps, p-p | | | | | | | Transmitter 1.25 | Gbps <sup>3</sup> | | | | | | | | | | | T <sub>TX-DJ</sub> | 1.25 Transmitter Gbps Deterministic Jitter <sup>3</sup> | _ | _ | 20 | ps, p-p | | | | | | | T <sub>TX-RJ</sub> | 1.25 Transmitter Gbps Random Jitter <sup>3</sup> | _ | - | 1 | ps, RMS | | | | | | | T <sub>TX-TJ</sub> | 1.25 Transmitter Gbps Total Jitter <sup>3</sup> | _ | | 40 | ps, p-p | | | | | | - 8.0 Gbps complies with PCIe 3.0 standards, and the jitter is decomposed as in the table. The pattern used was the PCIe compliance CJPAT. - 2. 10.3125 Gbps rates were taken with the DCA-J at PRBS 2N^15 1 as it has the highest density that would align without resorting to external common clock triggering; - 10 Gb/s was characterized on the transmitter side (DCA-J). The spec calls out for all TX measurements to be taken while a plesio-chronous RX of the same channel is running; - PRBS31 setting the second BERT to run PRBS31 and ran it into the RX on that channel, then the TX is running off of the BERT refclock/ppg, and using the internal generator instead of loopback. - 3. All other rates were taken with the DCA-J at PRBS 2N^7 1. ## 4.24. SERDES High-Speed Data Receiver **Table 4.41. Serial Input Data Specifications** | Symbol | Description | Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------------------------|---------------------------|-------|-----|-------|------------| | V <sub>RX-DIFF-S</sub> | Differential input sensitivity <sup>1</sup> | _ | 100 | _ | 1200 | mV,<br>p-p | | V <sub>RX-IN</sub> | Input levels | _ | 25 | _ | 1300 | mV,<br>p-p | | RX_SSC | JTOL BER with SSC (.5%Dev 33 kHz<br>Triangle Down Conv.) | _ | _ | _ | -5000 | ppm | | Z <sub>RX-DIFF-DC</sub> | Receiver DC differential impedance | _ | 80 | _ | 120 | Ω | | | Receiver DC differential impedance when powered down | termination_at150mv | 1K | _ | _ | ΚΩ | | Z <sub>RX-HIGH_IMP-DC</sub> | | termination_at_0V | 10K | _ | _ | ΚΩ | | | powered down | termination_at_200mv | 20K | _ | _ | ΚΩ | | | | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | DI | Receiver differential Return Loss, package | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | RL <sub>RX-DIFF</sub> | plus silicon | 2.5 GHz < freq < 4 GHz | 5 | _ | _ | dB | | | | 4 GHz < freq <= 5 GHz | 3.5 | _ | _ | dB | | | | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | RL <sub>RX-CM</sub> | Receiver common mode Return Loss, package plus silicon | 2.5 GHz < freq <= 4 GHz | 5 | _ | | dB | | | Package plus silicon | 4.0 GHz < freq <= 5 GHz | 3.5 | _ | _ | dB | | V 3 | Los of signal Datest Threshold | 50 MHz < freq <= 1.25 GHz | 0.06 | _ | 0.175 | V, p-p | | $V_{RX-LOS}^3$ | Los of signal Detect Threshold | 1.25 GHz < freq < 1.5 GHz | 0.065 | _ | 0.175 | V, p-p | #### Notes: Measured into 50 Ω Tx impedance at ±5%. With EQ but no stressors added. Fixture de-embedded for 10.3125 Gbps. This is a fixed BER Test with a 26% margin. - 2. Refer to PCIe RX stress test. - 3. Loss of signal Detect Threshold has a frequency dependency that effects threshold voltage at temperature dependency where –40 °C is the worst case therefore the two conditions. ## 4.25. Input Data Jitter Tolerance The receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High-speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst-case jitter type. Table 4.42. Receiver Total Jitter Tolerance Specification<sup>1</sup> | Protocol | Description | Frequency | Condition | Min | Тур | Max | Unit | |-----------|---------------|---------------|-------------------------|-----|-----|------|---------| | | Deterministic | | See PCIe Spec | _ | _ | _ | UI | | | Random | 5 Gbps | See PCIe Spec | _ | _ | _ | ps, RMS | | DCIa | Total | | See PCIe Spec | _ | _ | 0.4 | UI | | PCle | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 2.5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.4 | UI | | | Deterministic | | See RXAUI Spec, PRBS31 | _ | _ | _ | UI | | | Random | 6.25 Gbps | See RXAUI Spec, PRBS31 | _ | _ | _ | ps, RMS | | | Total | | See RXAUI Spec, PRBS31 | _ | _ | 0.4 | UI | | | Deterministic | | _ | _ | _ | _ | UI | | | Random | 5 Gbps | _ | _ | _ | _ | ps, RMS | | | Total | | _ | _ | _ | _ | UI | | Ethernet | Deterministic | | See XAUI Spec, CJPAT | _ | _ | _ | UI | | | Random | 3.125 | See XAUI Spec, CJPAT | _ | _ | _ | ps, RMS | | | Total | - Gbps | See XAUI Spec, CJPAT | _ | _ | 0.35 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 1.25 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.7 | UI | | | Deterministic | 5 Gbps | 400 mV differential eye | _ | _ | _ | UI | | | Random | | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.5 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | SLVS_EC | Random | 2.5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.62 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 1.25 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.7 | UI | | | Deterministic | | _ | _ | _ | _ | UI | | | Random | 6.25 Gbps | _ | _ | _ | _ | ps, RMS | | | Total | | _ | _ | _ | _ | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | CoaXPress | Total | | 400 mV differential eye | _ | _ | 0.4 | UI | | | Deterministic | 2.425 | 400 mV differential eye | _ | _ | _ | UI | | | Random | 3.125<br>Chos | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | - Gbps | 400 mV differential eye | _ | _ | 0.35 | UI | | | Deterministic | 2.5.65 | 400 mV differential eye | _ | _ | _ | UI | | | Random | 2.5 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | Protocol | Description | Frequency | Condition | Min | Тур | Max | Unit | |----------|---------------|-----------|-------------------------|-----|-----|-------|---------| | | Total | | 400 mV differential eye | _ | _ | 0.4 | UI | | | Deterministic | | 400 mV differential eye | _ | _ | _ | UI | | | Random | 1.25 Gbps | 400 mV differential eye | _ | _ | _ | ps, RMS | | | Total | | 400 mV differential eye | _ | _ | 0.7 | UI | | | Deterministic | | _ | _ | - | 1 | UI | | | Random | 8.1 Gbps | _ | _ | _ | - | ps, RMS | | | Total | | _ | _ | - | 0.62 | UI | | | Deterministic | 5.4 Gbps | _ | _ | ı | 1 | UI | | | Random | | _ | _ | ı | 1 | ps, RMS | | DP/eDP | Total | | _ | _ | ı | 0.636 | UI | | DP/eDP | Deterministic | | _ | _ | 1 | 1 | UI | | | Random | 2.7 Gbps | _ | _ | ı | 1 | ps, RMS | | | Total | | _ | _ | _ | 0.548 | UI | | | Deterministic | | _ | _ | | | UI | | | Random | 1.62 Gbps | _ | _ | | | ps, RMS | | | Total | | _ | _ | _ | 0.778 | UI | ### 4.26. SERDES External Reference Clock The external reference clock selection and its interface are a critical part of system applications for this product. Table 3.43 and Table 3.44 specify the reference clock requirements, over the full range of operating conditions. For other characteristics like jitter, the clock requirements of the target protocol should be used when determining the reference clock source. Table 4.43. External Reference Clock Specification for SDQx REFCLKP/N<sup>1</sup> | Symbol | Description | Min | Туре | Max | Unit | | | |--------------------------------------------|---------------------------------|-------|------|------|----------------------|--|--| | F <sub>REF</sub> | Frequency range | 74.25 | 100 | 162 | MHz | | | | F <sub>REF-PPM</sub> | Frequency tolerance | -300 | _ | 300 | ppm | | | | V <sub>REF-IN-DIFF</sub> | Input swing, differential clock | 300 | _ | _ | mV, p-p differential | | | | V <sub>REF-IN</sub> | DC Input levels | -0.3 | _ | 1.15 | V | | | | D <sub>REF</sub> | Duty cycle | 40 | _ | 60 | % | | | | Z <sub>REF-IN-TERM-DIFF</sub> <sup>2</sup> | Differential input termination | _ | _ | _ | Ω | | | #### Notes: - Support HCSL I/O standard, DC coupling only. - No termination. Table 4.44. External Reference Clock Specification for SD EXTx REFCLKP/N<sup>1</sup> | Symbol | Description | Min | Туре | Max | Unit | |--------------------------|---------------------------------|-------|------|------------------------|----------------------| | F <sub>REF</sub> | Frequency range | 74.25 | _ | 162 | MHz | | F <sub>REF-PPM</sub> | Frequency tolerance | -300 | _ | 300 | ppm | | V <sub>REF-IN-DIFF</sub> | Input swing, differential clock | 200 | _ | 2 × V <sub>CCAUX</sub> | mV, p-p differential | | V <sub>REF-IN</sub> | DC Input levels | 0 | _ | 2 | V | | D <sub>REF</sub> | Duty cycle | 40 | _ | 60 | % | | T <sub>REF-R</sub> | Rise time (20% to 80%) | 200 | 500 | 1000 | ps | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. FPGA-DS-02086-2.2 144 Jitter tolerance measurements are done with protocol compliance tests: 10.3125Gbps – 10G Base-R, 3.125 Gbps - XAUI Standard, 8/5/2.5 Gbps - PCIe Standard, 1.25 Gbps SGMII Standard. | Symbol | Description | Min | Туре | Max | Unit | |--------------------------------------------|--------------------------------|-----|------|------|------| | T <sub>REF-F</sub> | Fall time (80% to 20%) | 200 | 500 | 1000 | ps | | Z <sub>REF-IN-TERM-DIFF</sub> <sup>2</sup> | Differential input termination | 70 | 100 | 130 | Ω | #### Notes: - 1. Support LVDS and HCSL I/O standards. - 2. Can be configured as HiZ. # 4.27. PCI Express Electrical and Timing Characteristics # 4.27.1. PCIe (2.5 Gbps) Over recommended operating conditions. Table 4.45. PCIe (2.5 Gbps) | Symbol | Description | Condition | Min. | Тур. | Max. | Unit | | | |------------------------------------------|-------------------------------------------------------------------|----------------------------|--------|------|--------|---------|--|--| | Transmitter <sup>1</sup> | | | | | | | | | | UI | Unit Interval | _ | 399.88 | 400 | 400.12 | ps | | | | $BW_{TX}$ | Tx PLL bandwidth | _ | 1.5 | _ | 22 | MHz | | | | PKG <sub>TX</sub> | Tx PLL Peaking | _ | _ | _ | 3 | dB | | | | V <sub>TX-DIFF-PP</sub> | Differential p-p Tx voltage swing | _ | 0.8 | _ | 1.2 | Vp-p | | | | $V_{TX-DIFF-PP-LOW}$ | Low power differential p-p Tx voltage swing | _ | 0.4 | _ | 1.2 | Vp-p | | | | V <sub>TX-DE-RATIO-3.5dB</sub> | Tx de-emphasis level ratio at 3.5 dB | _ | 3 | _ | 4 | dB | | | | T <sub>TX-RISE-FALL</sub> | Transmitter rise and fall time | _ | 0.125 | _ | _ | UI | | | | T <sub>TX-EYE</sub> | Transmitter Eye, including all jitter sources | _ | 0.75 | _ | _ | UI | | | | T <sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> | Max. time between jitter median and max deviation from the median | _ | _ | _ | 0.125 | UI | | | | RL <sub>TX-DIFF</sub> | Tx Differential Return Loss, including pkg and silicon | _ | 10 | _ | _ | dB | | | | RL <sub>TX-CM</sub> | Tx Common Mode Return Loss, including pkg and silicon | 50 MHz < freq <<br>2.5 GHz | 6 | _ | _ | dB | | | | Z <sub>TX-DIFF-DC</sub> | DC differential Impedance | _ | 80 | _ | 120 | Ω | | | | V <sub>TX-CM-AC-P</sub> | Tx AC peak common mode voltage, RMS | _ | _ | _ | 20 | mV, RMS | | | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current | _ | _ | | 90 | mA | | | | $V_{TX-DC-CM}$ | Transmitter DC common-<br>mode voltage | _ | 0 | - | 1.2 | V | | | | $V_{TX-IDLE-DIFF-AC-p}$ | Electrical Idle Output peak voltage | _ | _ | _ | 20 | mV | | | | $V_{TX-RCV-DETECT}$ | Voltage change allowed during Receiver Detect | _ | _ | _ | 600 | mV | | | | T <sub>TX-IDLE-MIN</sub> | Min. time in Electrical Idle | _ | 20 | | _ | ns | | | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from EI Order Set to valid Electrical Idle | _ | _ | _ | 8 | ns | | | | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _ | _ | _ | 8 | ns | | | | Symbol | Description | Condition | Min. | Тур. | Max. | Unit | |-------------------------------------------------------|--------------------------------------------------------------|-----------|--------|------|--------|----------| | Receiver <sup>2</sup> | | | • | | | | | UI | Unit Interval | _ | 399.88 | 400 | 400.12 | ps | | V <sub>RX-DIFF-PP</sub> | Differential Rx peak-peak voltage | _ | 0.175 | _ | 1.2 | Vp-p | | T <sub>RX-EYE</sub> <sup>3</sup> | Receiver eye opening time | _ | 0.4 | _ | _ | UI | | T <sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> <sup>3</sup> | Max time delta between median and deviation from median | _ | _ | - | 0.3 | UI | | RL <sub>RX-DIFF</sub> | Receiver differential Return<br>Loss, package plus silicon | _ | 10 | _ | _ | dB | | RL <sub>RX-CM</sub> | Receiver common mode<br>Return Loss, package plus<br>silicon | _ | 6 | _ | _ | dB | | Z <sub>RX-DC</sub> | Receiver DC single ended impedance | _ | 40 | _ | 60 | Ω | | Z <sub>RX-DIFF-DC</sub> | Receiver DC differential impedance | _ | 80 | _ | 120 | Ω | | Z <sub>RX-HIGH-IMP-DC</sub> | Receiver DC single ended impedance when powered down | _ | 200k | _ | _ | Ω | | V <sub>RX-CM-AC-P</sub> <sup>3</sup> | Rx AC peak common mode voltage | | | _ | 150 | mV, peak | | V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect<br>Threshold | | 65 | _ | 175 | mVp-p | #### Notes: - 1. Refer to PCI Express Base Specification Revision 3.0 Table 4.18 test condition and requirement for respective parameters. - 2. Refer to PCI Express Base Specification Revision 3.0 Table 4.24 test condition and requirement for respective parameters. - 3. Spec compliant requirement. # 4.27.2. PCIe (5 Gbps) Over recommended operating conditions. Table 4.46. PCIe (5 Gbps) | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |----------------------------------|-----------------------------------------------------------|---------------------------|--------|-----|--------|------------| | Transmit <sup>1</sup> | • | | | | | | | UI | Unit Interval | _ | 199.94 | 200 | 200.06 | ps | | BW <sub>TX-PKG-PLL1</sub> | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL1</sub> | _ | 8 | _ | 16 | MHz | | BW <sub>TX-PKG-PLL2</sub> | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL2</sub> | _ | 5 | _ | 16 | MHz | | PKG <sub>TX-PLL1</sub> | Tx PLL Peaking corresponding to PKG <sub>TX-PLL1</sub> | _ | _ | _ | 3 | dB | | PKG <sub>TX-PLL2</sub> | Tx PLL Peaking corresponding to PKG <sub>TX-PLL2</sub> | _ | _ | _ | 1 | dB | | V <sub>TX-DIFF-PP</sub> | Differential p-p Tx voltage swing | _ | 0.8 | _ | 1.2 | V, p-p | | V <sub>TX-DIFF-PP-LOW</sub> | Low power differential p-p Tx voltage swing | _ | 0.4 | _ | 1.2 | V, p-p | | V <sub>TX-DE-RATIO-3.5dB</sub> | Tx de-emphasis level ratio at 3.5 dB | _ | 3 | _ | 4 | dB | | V <sub>TX-DE-RATIO-6dB</sub> | Tx de-emphasis level ratio at 6 dB | _ | 5.5 | _ | 6.5 | dB | | T <sub>MIN-PULSE</sub> | Instantaneous lone pulse width | _ | 0.9 | _ | _ | UI | | $T_{TX-RISE-FALL}$ | Transmitter rise and fall time | _ | 0.15 | _ | _ | UI | | T <sub>TX-EYE</sub> | Transmitter Eye, including all jitter sources | _ | 0.75 | - | _ | UI | | T <sub>TX-DJ</sub> | Tx deterministic jitter > 1.5<br>MHz | _ | _ | _ | 0.15 | UI | | T <sub>TX-RJ</sub> | Tx RMS jitter < 1.5 MHz | _ | _ | _ | 3 | ps,<br>RMS | | T <sub>RF-MISMATCH</sub> | Tx rise/fall time mismatch | _ | _ | _ | 0.1 | UI | | RL <sub>TX-DIFF</sub> | Tx Differential Return Loss, | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | VEIX-DIFF | including package and silicon | 1.25 GHz < freq < 2.5 GHz | 8 | _ | _ | dB | | RL <sub>TX-CM</sub> | Tx Common Mode Return Loss, including package and silicon | 50 MHz < freq < 2.5 GHz | 6 | _ | _ | dB | | Z <sub>TX-DIFF-DC</sub> | DC differential Impedance | _ | _ | _ | 120 | Ω | | V <sub>TX-CM-AC-PP</sub> | Tx AC peak common mode voltage, peak-peak | _ | _ | - | 150 | mV,<br>p-p | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current | _ | _ | - | 90 | mA | | V <sub>TX-DC-CM</sub> | Transmitter DC common-mode voltage | _ | 0 | _ | 1.2 | V | | V <sub>TX-IDLE-DIFF-DC</sub> | Electrical Idle Output DC voltage | _ | 0 | | 5 | mV | | V <sub>TX-IDLE-DIFF-AC-p</sub> | Electrical Idle Differential<br>Output peak voltage | _ | _ | _ | 20 | mV | | V <sub>TX-RCV-DETECT</sub> | Voltage change allowed during<br>Receiver Detect | _ | _ | | 600 | mV | | T <sub>TX-IDLE-MIN</sub> | Min. time in Electrical Idle | _ | 20 | _ | _ | ns | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from El Order Set to valid Electrical Idle | _ | _ | _ | 8 | ns | | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------|--------------------------------------------------------------|-----------------------------------|--------|-----|------------|-------------| | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _ | _ | _ | 8 | ns | | L <sub>TX-SKEW</sub> | Lane-to-lane output skew | _ | _ | _ | 500 + 4 UI | ps | | Receive <sup>2</sup> | | | | | | | | UI | Unit Interval | _ | 199.94 | 200 | 200.06 | ps | | V <sub>RX-DIFF-PP</sub> | Differential Rx peak-peak voltage | _ | 0.343 | _ | 1.2 | V, p-p | | T <sub>RX-RJ-RMS</sub> | Receiver random jitter tolerance (RMS) | 1.5 MHz – 100 MHz<br>Random noise | _ | _ | 4.2 | ps,<br>RMS | | T <sub>RX-DJ</sub> | Receiver deterministic jitter tolerance | _ | _ | _ | 88 | ps | | DI | Receiver differential Return | 50 MHz < freq < 1.25 GHz | 10 | _ | _ | dB | | RL <sub>RX-DIFF</sub> | Loss, package plus silicon | 1.25 GHz < freq < 2.5 GHz | 8 | 1 | _ | dB | | RL <sub>RX-CM</sub> | Receiver common mode<br>Return Loss, package plus<br>silicon | _ | 6 | - | 1 | dB | | Z <sub>RX-DC</sub> | Receiver DC single ended impedance | _ | 40 | _ | 60 | Ω | | Z <sub>RX</sub> -HIGH-IMP-DC | Receiver DC single ended impedance when powered down | _ | 200k | _ | _ | Ω | | V <sub>RX-CM-AC-P</sub> <sup>3</sup> | Rx AC peak common mode voltage | _ | _ | _ | 150 | mV,<br>peak | | V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect Threshold | _ | 65 | _ | 175³ | mV,<br>p-p | | L <sub>RX-SKEW</sub> | Receiver lane-lane skew | _ | _ | _ | 8 | ns | #### Notes: - 1. Refer to PCI Express Base Specification Revision 3.0 Table 4.18 test condition and requirement for respective parameters. - 2. Refer to PCI Express Base Specification Revision 3.0 Table 4.24 test condition and requirement for respective parameters. - 3. Spec compliant requirement. ### 4.28. SGMII Characteristics ## 4.28.1. SGMII Specifications Over recommended operating conditions. Table 4.47. SGMII | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------|------------------------------|------|------|------|------| | f <sub>DATA</sub> | SGMII Data Rate | _ | _ | 1250 | _ | MHz | | f <sub>REFCLK</sub> | SGMII Reference Clock Frequency (Data<br>Rate / 10) | _ | _ | 125 | _ | MHz | | J <sub>TOL_DET</sub> | Jitter Tolerance, Deterministic | Periodic jitter <<br>300 kHz | | _ | 0.11 | UI | | J <sub>TOL_TOL</sub> | Jitter Tolerance, Total | Periodic jitter <<br>300 kHz | | _ | 0.31 | UI | | Δf/f | Data Rate and Reference Clock Accuracy | _ | -300 | _ | 300 | ppm | #### Note: - 1. $J_{TOT}$ can meet the following jitter mask specifications: - 0 to 3.5 kHz: 10 UI; - 3.5 to 700 kHz: log-log slope 10 UI to 0.05 UI; - above 700 kHz: 0.05 UI. # 4.29. sysCONFIG Port Timing Specifications Over recommended operating conditions. **Table 4.48. sysCONFIG Port Timing Specifications** | Symbol | Parameter | Device | Min | Тур. | Max | Unit | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|-----|------| | Master SPI POR | k/REFRESH Timing | | | | | | | t <sub>ICFG</sub> | REFRESH command executed, to the rising edge of INITN | _ | _ | _ | 5 | μs | | t <sub>VMC</sub> | Time from rising edge of INITN to the valid Master MCLK | _ | _ | _ | 5 | μs | | f <sub>MCLK_DEF</sub> | Default MCLK frequency (Before MCLK frequency selection in bitstream) | _ | _ | 3.5 | _ | MHz | | t <sub>ICFG_POR</sub> | Time during POR, from V <sub>CC</sub> , V <sub>CCAUX</sub> , V <sub>CCIO0</sub> , or V <sub>CCIO1</sub> (whichever is the last) pass POR trip voltage, to the rising edge if INITN | _ | _ | _ | 5 | ms | | Slave SPI/I <sup>2</sup> C/I3 | C POR/REFRESH Timing | | | | | | | t <sub>MSPI_INH</sub> | Time during POR, from V <sub>CC</sub> , V <sub>CCAUX</sub> , V <sub>CCIOO</sub> or V <sub>CCIO1</sub> (whichever is the last) pass POR trip voltage, or REFRESH command executed, to pull PROGRAMN LOW to prevent entering MSPI mode | _ | - | - | 1 | μs | | t <sub>ACT_PROGRAMN_</sub> H | Minimum time driving PROGRAMN HIGH after last activation clock | - | 50 | ı | _ | ns | | t <sub>CONFIG_CCLK</sub> | Minimum time to start driving CCLK (SSPI) after PROGRAMN HIGH | _ | 50 | ı | _ | ns | | t <sub>CONFIG_SCL</sub> | Minimum time to start driving SCL (I <sup>2</sup> C/I3C) after PROGRAMN HIGH | _ | 50 | - | _ | ns | | PROGRAMN Co | nfiguration Timing | | | | | | | t <sub>PROGRAMN_L</sub> | PROGRAMN LOW pulse accepted | _ | 50 | l | - | ns | | t <sub>PROGRAMN_H</sub> | PROGRAMN HIGH pulse accepted | _ | 60 | l | - | ns | | t <sub>PROGRAMN_RJ</sub> | PROGRAMN LOW pulse rejected | _ | 1 | 1 | 25 | ns | | t <sub>INIT_LOW</sub> | PROGRAMN LOW to INITN LOW | _ | - | l | 100 | ns | | t <sub>INIT_HIGH</sub> | PROGRAMN LOW to INITN HIGH | _ | 1 | 1 | 50 | μs | | t <sub>DONE_LOW</sub> | PROGRAMN LOW to DONE LOW | _ | - | - | 55 | μs | | t <sub>DONE_HIGH</sub> | PROGRAMN HIGH to DONE HIGH | _ | - | | 2 | S | | t <sub>IODISS</sub> | PROGRAMN LOW to I/O Disabled | _ | 1 | 1 | 125 | ns | | Master SPI | | | | | | | | f <sub>MCLK</sub> <sup>1</sup> | Max selected MCLK output frequency | _ | 1 | 112.5 | 124 | MHz | | f <sub>MCLK_DC</sub> | MCLK output clock duty cycle | _ | 40 | 1 | 60 | % | | t <sub>MCLKH</sub> | MCLK output clock pulse width HIGH | _ | 3.5 | _ | _ | ns | | t <sub>MCLKL</sub> | MCLK output clock pulse width LOW | _ | 3.5 | _ | _ | ns | | t <sub>su_msi</sub> | MSI to MCLK setup time | _ | 3 | _ | _ | ns | | t <sub>HD_MSI</sub> | MSI to MCLK hold time | _ | 0.5 | - | _ | ns | | t <sub>CO_MSO</sub> | MCLK to MSO delay | _ | _ | _ | 12 | ns | | Slave SPI | | | | | | | | f <sub>CCLK_W</sub> | CCLK input clock frequency (For write transaction) <sup>2</sup> | _ | _ | _ | 120 | MHz | | f <sub>CCLK_R</sub> | CCLK input clock frequency (For read transaction) <sup>3</sup> | _ | _ | _ | _4 | MHz | | t <sub>CCLKH</sub> | CCLK input clock pulse width HIGH | _ | 3.5 | _ | _ | ns | | t <sub>CCLKL</sub> | CCLK input clock pulse width LOW | _ | 3.5 | _ | _ | ns | | - COLINE | | l . | | | 1 | 5 | | Symbol | Parameter | Device | Min | Тур. | Max | Unit | |-------------------------|-------------------------------------------------------|--------|------|-------|-----------------|-------| | t <sub>VMC_SLAVE</sub> | Time from rising edge of INITN to Slave CCLK driven | _ | 50 | _ | _ | ns | | t <sub>VMC_MASTER</sub> | CCLK input clock duty cycle | _ | 40 | _ | 60 | % | | t <sub>su_ssi</sub> | SSI to CCLK setup time | _ | 3.2 | _ | _ | ns | | t <sub>HD_SSI</sub> | SSI to CCLK hold time | _ | 1.9 | _ | _ | ns | | t <sub>co_sso</sub> | CCLK falling edge to valid SSO output | _ | 3.05 | _ | 30 <sup>5</sup> | ns | | t <sub>EN_SSO</sub> | CCLK falling edge to SSO output enabled | _ | 3.0 | _ | 30 <sup>5</sup> | ns | | t <sub>DIS_SSO</sub> | CCLK falling edge to SSO output disabled | _ | 3.0 | _ | 30 <sup>5</sup> | ns | | t <sub>HIGH_SCSN</sub> | SCSN HIGH time | _ | 74 | _ | _ | ns | | t <sub>SU_SCSN</sub> | SCSN to CCLK setup time | _ | 3.5 | _ | _ | ns | | t <sub>HD_SCSN</sub> | SCSN to CCLK hold time | _ | 1.6 | _ | _ | ns | | I <sup>2</sup> C/I3C | | • | | | | | | f <sub>SCL_I2C</sub> | SCL input clock frequency for I <sup>2</sup> C | _ | _ | _ | 1 | MHz | | f <sub>SCL_I3C</sub> | SCL input clock frequency for I3C | _ | _ | _ | 12 | MHz | | t <sub>SCLH_I2C</sub> | SCL input clock pulse width HIGH for I <sup>2</sup> C | _ | 400 | _ | _ | ns | | t <sub>SCLL_I2C</sub> | SCL input clock pulse width LOW for I <sup>2</sup> C | _ | 400 | _ | _ | ns | | t <sub>SU_SDA_I2C</sub> | SDA to SCL setup time for I <sup>2</sup> C | _ | 250 | _ | _ | ns | | t <sub>HD_SDA_I2C</sub> | SDA to SCL hold time for I <sup>2</sup> C | _ | 50 | _ | _ | ns | | t <sub>SU_SDA_I3C</sub> | SDA to SCL setup time for I3C | _ | 30 | _ | _ | ns | | t <sub>HD_SDA_I3C</sub> | SDA to SCL hold time for I3C | _ | 30 | _ | _ | ns | | t <sub>CO_SDA</sub> | SCL falling edge to valid SDA output | _ | _ | _ | 200 | ns | | t <sub>EN_SDA</sub> | SCL falling edge to SDA output enabled | _ | _ | _ | 200 | ns | | t <sub>DIS_SDA</sub> | SCL falling edge to SDA output disabled | _ | _ | _ | 200 | ns | | Wake-Up Tim | ing | | | | | | | t <sub>DONE_HIGH</sub> | Last configuration clock cycle to DONE going HIGH | _ | _ | _ | 60 | μs | | t <sub>FIO_EN</sub> | User I/O enabled in Ealy I/O Mode | _ | _ | 38096 | _ | cycle | | t <sub>IOEN</sub> | Configure clock to user I/O enabled | _ | 150 | _ | _ | ns | | t <sub>MCLKZ</sub> | Master MCLK to Hi-Z | _ | _ | _ | 2.5 | μs | #### Notes: - 1. $f_{MCLK}$ has a dependency on HFOSC and is 1/3 of $f_{CLKHF}$ . - 2. Supported input clock frequency for bursting in configuration bitstream to the device. - 3. Supported input clock frequency for reading out data transactions from the device. - 4. Refer to the following equations to determine the supported input clock frequency for read transaction. Assumption: The skew between CCLK and SSO on board is zero. $$\frac{1}{2}$$ CCLK - $tCO(max)$ - $Tsu > 0$ $$CCLK > 2(tCO(max) + Tsu)$$ CCLK – Input clock period. $f_{CCLK_R} = 1/CCLK$ . $t_{CO}$ (max) – Equivalent to $t_{CO\_SSO}$ or $t_{EN\_SSO}$ max value. $T_{su}$ – Setup time requirement for host controller I/O. For customer that can only use single clock for read/write operation, the Fmax is limited by the Fmax for read operation. For example: $t_{CO}$ (max) = 30 ns and $T_{SU}$ = 2 ns. $$CCLK > 2(tCO(max) + Tsu)$$ $$CCLK > 2(30 ns + 2 ns)$$ $$fCCLK_R = \frac{1}{64 \ ns} = 15.62 MHz$$ © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. For the customer that wants to do the programming at 135 MHz or faster than Fmax for read operation: - Have a mechanism in the host controller to switch between read clock and write clock for read/write transaction. For example, refer to SPI specification to switch between read and write clock by changing the SPI Baud Rate Register (SPIBR) if standard SPI controller is used as the host. - Implementing a mechanism to adjust/calibrate the sampling clock edge when the valid data becomes available. - 5. Based on SLOW (default) slew rate control on Config output pins. Figure 4.14. Configuration Error Notification (2) Figure 4.15. Master SPI POR/REFRESH Timing Figure 4.16. Slave SPI/I<sup>2</sup>C/I3C POR/REFRESH Timing Figure 4.17. Master SPI PROGRAMN Timing Figure 4.18. Slave SPI/I<sup>2</sup>C/I3C PROGRAMN Timing Figure 4.19. Master SPI Configuration Timing Figure 4.20. Slave SPI Configuration Timing Figure 4.21. I<sup>2</sup>C/I3C Configuration Timing Figure 4.22. Master SPI Wake-Up Timing Figure 4.23. Slave SPI/I<sup>2</sup>C/I3C Wake-Up Timing # 4.30. JTAG Port Timing Specifications Over recommended operating conditions. **Table 4.49. JTAG Port Timing Specifications** | Symbol | Parameter | Min | Тур. | Max | Unit | |----------------------|--------------------------------------------------------------------|-----|------|-----|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | _ | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 5 | _ | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 5 | _ | _ | ns | | t <sub>BTRF</sub> | TCK [BSCAN] rise/fall time <sup>1</sup> | 100 | _ | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | _ | 14 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | _ | 14 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | _ | 14 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 25 | _ | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | _ | _ | 25 | ns | #### Note: 1. Based on default I/O setting of slow slew rate. Figure 4.24. JTAG Port Timing Waveforms # 4.31. Switching Test Conditions Figure 4.25 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are listed in Table 4.50. \*CL Includes Test Fixture and Probe Capacitance Figure 4.25. Output Test Load, LVTTL and LVCMOS Standards Table 4.50. Test Fixture Required Components, Non-Terminated Interfaces<sup>1</sup> | Test Condition | R <sub>1</sub> | R <sub>2</sub> | CL | Timing Ref. | V <sub>T</sub> | |----------------------------------------------------------|----------------|----------------|------|-----------------------------------|-------------------| | | | | | LVCMOS 3.3 = 1.5 V | _ | | | | | | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _ | | LVTTL and other LVCMOS settings (L $\geq$ H, H $\geq$ L) | $\infty$ | ∞ | 0 pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _ | | LVCMOS 2.5 I/O (Z ≥ H) | - x | 1 ΜΩ | 0 pF | V <sub>CCIO</sub> /2 | _ | | LVCMOS 2.5 I/O (Z ≥ L) | 1 ΜΩ | × | 0 pF | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> | | LVCMOS 2.5 I/O (H ≥ Z) | - x | 100 | 0 pF | V <sub>OH</sub> – 0.10 | _ | | LVCMOS 2.5 I/O (L ≥ Z) | 100 | - oo | 0 pF | V <sub>OL</sub> + 0.10 | V <sub>CCIO</sub> | #### Note: 1. Output test conditions for all other interfaces are determined by the respective standards. # 5. Pinout Information # 5.1. Signal Descriptions **Table 5.1. Signal Description** | Signal Name | Bank | Туре | Description | |---------------------------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power and GND | | | · | | V <sub>SS</sub> | _ | GND | Ground for internal FPGA logic and I/O. | | V <sub>SSSD</sub> | _ | GND | Ground for the SERDES block. | | V <sub>SSADC</sub> | _ | GND | Ground for ADC block. | | V <sub>CC</sub> , V <sub>CCECLK</sub> | _ | Power | Power supply pins for core logic. $V_{CC}$ is connected to 1.0 V (nom.) supply voltage. Power On Reset (POR) monitors this supply voltage. | | V <sub>CCAUXA</sub> | _ | Power | Auxiliary power supply pin for internal analog circuitry. This supply is connected to 1.8 V (nom.) supply voltage. POR monitors this supply voltage. | | V <sub>CCAUX</sub> | _ | Power | Auxiliary power supply pin for I/O Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O. | | Vccauxhx | 3–5 | Power | Auxiliary power supply pin for I/O Bank 3, Bank 4, and Bank 5. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable current for the differential input comparators and stable drive current for the I/O. | | V <sub>CCIOx</sub> | 0–7 | Power | Power supply pins for I/O bank x. For x = 0, 1, 2, 6, and 7, $V_{CCIO}$ can be connected to (nom.) 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V. For x = 3, 4, and 5, $V_{CCIO}$ can be connected to (nom.) 1.0 V, 1.2 V, 1.35 V, 1.5 V, or 1.8 V. There are dedicated and shared configuration pins in Bank 0 and Bank 1. POR monitors these banks supply voltages. | | V <sub>CCADC18</sub> | _ | Power | 1.8 V (nom.) power supply for the ADC block. | | V <sub>CCSDx</sub> | _ | Power | 1.0 V (nom.) power supply for the SERDES block. | | V <sub>CCSDCK</sub> | _ | Power | 1.0 V (nom.) power supply for SERDES clock buffer. | | V <sub>CCPLLSDx</sub> | _ | Power | 1.8 V (nom.) power supply for the PLL in the SERDES block. | | V <sub>CCAUXSDQx</sub> | _ | Power | 1.8 V (nom.) auxiliary power supply for the SERDES block. | | Dedicated Pins | • | • | | | Dedicated Configuration I/O Pin | | | | | JTAG_EN | 1 | Input | LVCMOS input pin. This input selects the JTAG shared GPIO to be used for JTAG: 0 = GPIO 1 = JTAG | | Dedicated ADC I/O Pins | | | | | ADC_REFA, ADC_REFB | _ | Input | ADC reference voltage, for each of the two ADC converters. If not used, tie to ground. | | ADC_DP/NA, ADC_DP/NB | _ | Input | Dedicated ADC input pairs, for each of the two ADC converters. If not used, tie to ground. | | Dedicated SERDES I/O Pins | | | | | SDx_RXDP/N | _ | Input | SERDES data differential input pairs. | | SDx_TXDP/N | _ | Output | SERDES data differential output pairs. | | SDQy_REFCLKP/N | _ | Input | SERDES reference clock differential input pairs for Quad y. | | | | | | | Signal Name | Bank | Туре | Description | |-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDx_REXT | _ | Input | SERDES external reference resistor input. Resistor connects between this pin and SDx_REFRET pin. This is used to adjust the on-chip differential termination impedance, based on the external resistance value: $R_{EXT} = 909~\Omega,~R_{DIFF} = 80~\Omega$ $R_{EXT} = 976~\Omega,~R_{DIFF} = 85~\Omega$ $R_{EXT} = 1.02~k\Omega,~R_{DIFF} = 90~\Omega$ $R_{EXT} = 1.15~k\Omega,~R_{DIFF} = 100~\Omega$ | | SDx_REFRET | _ | Input | SERDES reference return input. These pins should be AC coupled to the $V_{\text{CCPLLSDx}}$ supply. | | Misc Pins | | l . | | | NC | | _ | No connect. | | RESERVED | | _ | This pin is reserved and should not be connected to anything on the board. | | General Purpose I/O Pins | · | | | | P[T/B/L/R] [Number]_[A/B] | T = 0<br>R = 1, 2<br>B = 3, 4, 5<br>L = 6. 7 | Input,<br>Output,<br>Bi-Dir | Programmable User I/O: $[T/B/L/R]$ indicates the package pin/ball is in T (Top), B (Bottom), L (Left), or R (Right) edge of the device. [Number] identifies the PIO [A/B] pair. [A/B] shows the package pin/ball is A or B signal in the pair. PIOs A and B are grouped as a pair. Each A/B pair in the bottom banks supports true differential input and output buffers. When configured as differential input, differential termination of $100~\Omega$ can be selected. Each A/B pair in the top, left and right banks does not support true differential input or output buffer. It supports all single-ended inputs and outputs and can be used for emulated differential output buffer. Some of these user programmable I/O are used during configuration, depending on the configuration mode. User needs to make appropriate connections on the board to isolate the two different functions before/after configuration. Some of these user programmable I/O are shared with special function pins. These pins, when not used as special purpose pins, can be programmed as I/O for user logic. During configuration, the user-programmable I/O are tri-stated with an internal weak pull-down resistor enabled. If any pin is not used (or not bonded to a package pin), it is tri-stated and defaults to have weak pull-down enabled after configuration. | | <ul><li>as GPIO, or shared function i dual functions on the board.</li><li>The pins used are defined by activation. Pins that are not</li></ul> | the configuiused in the s | en these pir | figuration mode. When configuration is completed, these pins can be used as are used in dual function, user needs to isolate the signal paths for the es detected. Slave SPI or I <sup>2</sup> C/I3C modes are detected during slave of the infiguration mode are tri-stated during configuration and can connect | | directly as GPIO in user funct | ion. | | Configuration | | PRxxx/SDA/USER_SDA | 1 | Input,<br>Output,<br>Bi-Dir | Configuration: I <sup>2</sup> C/I3C Mode: SDA signal User Mode: PRxxx: GPIO User_SDA: SDA signal for I <sup>2</sup> C/I3C interface | | PRxxx/SCL/USER_SCL | 1 | Input,<br>Output, | Configuration: I <sup>2</sup> C/I3C Mode: SCL signal User Mode: | PRxxx: GPIO User\_SDA: SCL signal for I<sup>2</sup>C/I3C interface Bi-Dir | Signal Name | Bank | Туре | Description | |---------------------|------|-------------------|------------------------------------------------------| | | | | Configuration: | | | | Input, | Slave SPI Mode: Slave serial output | | PRxxx/TDO/SSO | 1 | Output,<br>Bi-Dir | User Mode: | | | | | PRxxx: GPIO | | | | | TDO: When JTAG_EN = 1, used as TDO signal for JTAG | | | | | Configuration: | | | | Input, | Slave SPI Mode: Slave serial input | | PRxxx/TDI/SSI | 1 | Output, | User Mode: | | | | Bi-Dir | PRxxx: GPIO | | | | | TDI: When JTAG_EN = 1, used as TDI signal for JTAG | | | | | Configuration: | | | | Input, | Slave SPI Mode: Slave chip select | | PRxxx/TMS/SCSN | 1 | Output, | User Mode: | | | | Bi-Dir | PRxxx: GPIO | | | | | TMS: When JTAG_EN = 1, used as TMS signal for JTAG | | | | | Configuration: | | | | Input, | Slave SPI Mode: Slave clock input | | PRxxx/TCK/SCLK | 1 | Output, | User Mode: | | | | Bi-Dir | PRxxx: GPIO | | | | | TCK: When JTAG_EN = 1, used as TCK signal for JTAG | | | | Input, | Configuration: | | PTxxx/MCSNO | 0 | Output,<br>Bi-Dir | Master SPI Mode: Chip select output | | | | | User Mode: | | | | | PTxxx: GPIO | | | | Input, | Configuration: | | PTxxx/MD3 | 0 | Output,<br>Bi-Dir | Master Quad SPI Mode: I/O3 | | , - | | | User Mode: | | | | | PTxxx: GPIO | | | | Input, | Configuration: | | PTxxx/MD2 | 0 | Output, | Master Quad SPI Mode: I/O2 | | | | Bi-Dir | User Mode: | | | | | PTxxx: GPIO | | | | | Configuration: | | DT / NACL / NADA | | Input, | Master SPI Mode: Master serial input | | PTxxx/MSI/MD1 | 0 | Output,<br>Bi-Dir | Master Quad SPI Mode: I/O1 | | | | DI-DII | User Mode:<br>PTxxx: GPIO | | | | | | | | | Innut | Configuration: Master SPI Mode: Master serial output | | PTxxx/MSO/MD0 | 0 | Input,<br>Output, | Master Quad SPI Mode: I/O0 | | T TXXX/WISO/WIDO | | Bi-Dir | User Mode: | | | | J. J | PTxxx: GPIO | | | | | Configuration: | | | | Input, | Master SPI Mode: Master chip select output | | PTxxx/MCSN/PCLKT0_1 | 0 | Output, | User Mode: | | , | | Bi-Dir | PTxxx: GPIO | | | | | PCLKTO_0: Top PCLK input | | | 1 | | Configuration: | | | | Input, | Master SPI Mode: Master clock output | | PTxxx/MCLK/PCLKT0_0 | 0 | Output, | User Mode: | | · · - | | Bi-Dir | PTxxx: GPIO | | | | 1 | PCLKTO_1: Top PCLK input | | Signal Name | Bank | Туре | Description | |----------------|------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTxxx/PROGRAMN | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: PROGRAMN: Initiate configuration sequence when asserted LOW. User Mode: PTxxx: GPIO | | PTxxx/INITN | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: INITN: Open Drain I/O pin. This signal is driven to LOW when configuration sequence is started, to indicate the device is in initialization state. This signal is released after the initialization is completed, and the configuration download can start. User can keep driving this signal LOW to delay configuration download to start. User Mode: PTxxx: GPIO | | PTxxx/DONE | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: DONE: Open Drain I/O pin. This signal is driven to LOW during configuration time. It is released to indicate the device has completed configuration. User can keep driving this signal LOW to delay the device to wake up from configuration. User Mode: PTxxx: GPIO | ### Shared User GPIO Pins<sup>1, 2, 3, 4</sup> - 1. Shared User GPIO pins are pins that can be used as GPIO, or functional pins that connect directly to specific functional blocks, when device enters User Mode. - 2. Declaring on assigning the pin as GPIO or specific functional pin is done by configuration bitstream, except JTAG pins. - 3. JTAG pins are controlled by JTAG\_EN signal. When JTAG\_EN = 1, the pins are used for JTAG interface. When JTAG = 0, the pins are used as GPIO or specific functional pin defined by configuration bitstream. - 4. Refer to package pin file. | Shared | <b>JTAG</b> | Pins | |--------|-------------|------| |--------|-------------|------| | PRxxx/TDO/ yyyy | 1 | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO TDO: When JTAG_EN = 1, used as TDO signal for JTAG. | |-----------------|---|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PRxxx/TDI/yyyy | 1 | Input,<br>Output,<br>Bi-Dir | yyyy: Other possible selectable specific functional pin. User Mode: PRxxx: GPIO TDI: When JTAG_EN = 1, used as TDI signal for JTAG. yyyy: Other possible selectable specific functional pin. | | PRxxx/TMS/ yyyy | 1 | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO TMS: When JTAG_EN = 1, used as TMS signal for JTAG. yyyy: Other possible selectable specific functional pin. | | PRxxx/TCK/ yyyy | 1 | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO TCK: When JTAG_EN = 1, used as TCK signal for JTAG. Yyyy: Other possible selectable specific functional pin. | #### Shared CLOCK Pins<sup>1</sup> 1. Some PCLK pins can also be used as GPLL reference clock input pin. Refer to sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095). | | | | User Mode: | |-----------------------------------------|---------|---------|------------------------------------------------------------| | | | | PBxxx: GPIO | | DDvvv/DCIVIT C1[3 4 F1 [0 | | Input, | PCLK: Primary clock or GPLL Refclk signal. | | PBxxx/PCLK[T,C][3,4,5]_[0-<br> 3]/yyyy | 3, 4, 5 | Output, | [T,C] = True/Complement when using differential signaling. | | 3]/ уууу | | Bi-Dir | [3,4,5] = Bank | | | | | [0-3] Up to 4 signals in the bank. | | | | | yyyy: Other possible selectable specific functional pin. | | Signal Name | Bank | Туре | Description | |----------------------------------|---------------------|-----------------------------|-----------------------------------------------------------------------| | | | 7. | User Mode: | | | | Input, | PTxxx: GPIO | | PTxxx/PCLKT0_[0-1]/yyyy | 0 | Output, | PCLKT: Primary clock or GPLL Refclk signal (only single-ended). | | | | Bi-Dir | [0-1] Up to two signals in the bank. | | | | | yyyy: Other possible selectable specific functional pin. | | | | | User Mode: | | | | Input, | PRxxx: GPIO | | PRxxx/PCLKT[1,2]_[0-2]/yyyy | 1, 2 | Output, | PCLKT: Primary clock or GPLL Refclk signal (only single-ended). | | | , | Bi-Dir | [0-2] Up to three signals in the bank. | | | | | yyyy: Other possible selectable specific functional pin. | | | | | User Mode: | | | | Input, | PLxxx: GPIO | | PLxxx/PCLKT[6,7]_[0-2]/yyyy | 6, 7 | Output, | PCLKT: Primary Clock or GPLL Refclk signal (only single-ended). | | | , | Bi-Dir | [0-2] Up to three signals in the bank. | | | | | yyyy: Other possible selectable specific functional pin. | | | | | User Mode: | | | | Input, | PBxxx: GPIO | | PBxxx/LRC_GPLL[T,C]_IN/yyyy | 3 | Output, | LRC GPLL: Lower Right GPLL Refclk signal (PLLCK). | | | | Bi-Dir | [T,C] = True/Complement when using differential signaling. | | | | | yyyy: Other possible selectable specific functional pin. | | | | | User Mode: | | | 5 | Input,<br>Output,<br>Bi-Dir | PBxxx: GPIO | | PBxxx/LLC_GPLL[T,C]_IN/yyyy | | | LLC_GPLL: Lower Left GPLL Refclk signal (PLLCK). | | | | | [T,C] = True/Complement when using differential signaling. | | | | | yyyy: Other possible selectable specific functional pin. | | | | | User Mode: | | Disease/III C. CRIST INV. | 7 | Input, | PLxxx: GPIO | | PLxxx/ULC_GPLLT_IN/yyyy | 7 | Output,<br>Bi-Dir | ULC_GPLL: Upper Left GPLL Refclk signal (only single-ended) (PLLCK). | | | | ווט-וט | yyyy: Other possible selectable specific functional pin. | | | | Lancert | User Mode: | | PRxxx/URC_GPLLT_IN/yyyy | 1 | Input, | PRxxx: GPIO | | PRXXX/ORC_GPLL1_IN/yyyy | 1 | Output,<br>Bi-Dir | URC_GPLL: Upper Right GPLL Refclk signal (Only Single Ended) (PLLCK). | | | | DI DII | yyyy: Other possible selectable specific functional. | | | | Input, | User Mode: | | PRxxx/yyyy | 1 | Output, | PRxxx: GPIO | | | | Bi-Dir | yyyy: Other possible selectable specific functional pin. | | Shared VREF Pins | | | | | | | | User Mode: | | | | Innut | PBxxx: GPIO | | PBxxx/VREF[3,4,5]_[1-2]/yyyy | 3, 4, 5 | Input,<br>Output, | VREF: Reference voltage for DDR memory function. | | 1 DAAA, VILL [J,4,J]_[1-2]/ YYYY | J, <del>4</del> , J | Bi-Dir | [3,4,5] = Bank | | | | | [1-2] Up to VREFs for each bank. | | | | | yyyy: Other possible selectable specific functional pin. | | Shared ADC Pins | | | | | | | | User Mode: | | | | Input | PBxxx: GPIO | | PBxxx/ADC_C[P,N]nn/yyyy | 3, 4, 5 | Input,<br>Output,<br>Bi-Dir | ADC_C: ADC channel inputs. | | <br> | 3, 1, 3 | | [P,N] = Positive or Negative input. | | | | | nn = ADC Channel number $(0 - 15)$ . | | | | | yyyy: Other possible selectable specific functional pin. | | Signal Name | Bank | Туре | Description | |-------------------------------|------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>Shared Comparator Pins</b> | | | | | PBxxx/COMP[1-3][P,N]/yyyy | 3, 5 | Input,<br>Output,<br>Bi-Dir | User Mode: PBxxx: GPIO COMP: Differential comparator input. [P,N] = Positive or Negative input. [1-3] = Input to comparators 1-3. yyyy: Other possible selectable specific functional pin. | | Shared SGMII Pins | | | | | PBxxx/SGMII_RX[P,N][0-1]/yyyy | 3, 5 | Input,<br>Output,<br>Bi-Dir | User Mode: PBxxx: GPIO SGMII_RX: Differential SGMII RX input. [P,N] = Positive or Negative input. [0-1] = Input to SGMII RX0 or RX1 yyyy: Other possible selectable specific functional pin. | Note that not all signals are available as external pins in all packages. Refer to the Pinout List file for various package details. # 5.2. Pin Information Summary **Table 5.2. Pin Information Summary** | <b>-</b> : | | | LFCP | NX-50 | | | LI | FCPNX-100 | | | |---------------------------------------|------------|--------|--------|--------|--------|--------|--------|-----------|--------|-----| | Pin | ASG256 | CBG256 | BBG484 | BFG484 | ASG256 | CBG256 | BBG484 | BFG484 | LFG672 | | | User I/O Pins | | | | | | | | | | | | | Bank 0 | 12 | 12 | 24 | 24 | 12 | 12 | 24 | 24 | 24 | | | Bank 1 | 25 | 25 | 39 | 39 | 25 | 25 | 39 | 39 | 39 | | | Bank 2 | 6 | 6 | 32 | 32 | 6 | 6 | 32 | 32 | 32 | | General Purpose Inputs/Outputs | Bank 3 | 24 | 24 | 36 | 36 | 24 | 24 | 48 | 48 | 48 | | per Bank | Bank 4 | 24 | 24 | 24 | 24 | 24 | 24 | 48 | 48 | 48 | | per bunk | Bank 5 | 36 | 36 | 36 | 36 | 36 | 36 | 36 | 36 | 36 | | | Bank 6 | 6 | 6 | 32 | 32 | 6 | 6 | 32 | 32 | 32 | | | Bank 7 | 26 | 26 | 40 | 40 | 26 | 26 | 40 | 40 | 40 | | Total Single-Ended | d User I/O | 159 | 159 | 263 | 263 | 159 | 159 | 299 | 299 | 299 | | | Bank 0 | 6 | 6 | 12 | 12 | 6 | 6 | 12 | 12 | 12 | | | Bank 1 | 12 | 12 | 19 | 19 | 12 | 12 | 19 | 19 | 19 | | | Bank 2 | 3 | 3 | 16 | 16 | 3 | 3 | 16 | 16 | 16 | | Differential | Bank 3 | 12 | 12 | 18 | 18 | 12 | 12 | 24 | 24 | 24 | | Input/Output<br>Pairs | Bank 4 | 12 | 12 | 12 | 12 | 12 | 12 | 24 | 24 | 24 | | Tuns | Bank 5 | 18 | 18 | 18 | 18 | 18 | 18 | 18 | 18 | 18 | | | Bank 6 | 3 | 3 | 16 | 16 | 3 | 3 | 16 | 16 | 16 | | | Bank 7 | 13 | 13 | 20 | 20 | 13 | 13 | 20 | 20 | 20 | | Total Differential I | /0 | 79 | 79 | 131 | 131 | 79 | 79 | 149 | 149 | 149 | | Power Pins | | | | | | | | | | | | V <sub>CC</sub> , V <sub>CCECLK</sub> | | 6 | 6 | 10 | 10 | 6 | 6 | 10 | 10 | 25 | | V <sub>CCAUXA</sub> | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | | V <sub>CCAUX</sub> | | 1 | 2 | 2 | 2 | 1 | 2 | 2 | 2 | 4 | | V <sub>CCAUXHx</sub> | | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 6 | | V <sub>CCAUXSDQx</sub> | | 1 | 1 | 2 | 2 | 1 | 1 | 2 | 2 | 2 | | Dia | | | LFCP | NX-50 | | | LFCPNX-100 | | | | |-----------------------------------------|--------|--------|--------|--------|--------|--------|------------|---------------------------------------------------------------------------------------------------------------------------------|--------|--------| | Pin | | ASG256 | CBG256 | BBG484 | BFG484 | ASG256 | CBG256 | BBG484 | BFG484 | LFG672 | | | Bank 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Bank 1 | 1 | 1 | 2 | 2 | 1 | 1 | 2 | 2 | 2 | | | Bank 2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | | V | Bank 3 | 2 | 2 | 3 | 3 | 2 | 2 | 3 | 3 | 3 | | V <sub>CCIO</sub> | Bank 4 | 2 | 2 | 3 | 3 | 2 | 2 | 3 | 3 | 3 | | | Bank 5 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 3 | | | Bank 6 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | | | Bank 7 | 1 | 1 | 2 | 2 | 1 | 1 | 2 | 2 | 2 | | $V_{CCSDx}$ | | 5 | 5 | 9 | 5 | 5 | 5 | 9 | 5 | 17 | | $V_{CCPLLSDx}$ | | 4 | 4 | 8 | 4 | 4 | 4 | 8 | 4 | 8 | | V <sub>CCADC18</sub> | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Total Power Pins | | 33 | 34 | 51 | 43 | 33 | 34 | 51 | 43 | 83 | | GND Pins | | | | | | | | | | | | V <sub>SS</sub> | | 13 | 12 | 23 | 23 | 13 | 12 | 23 | 23 | 46 | | V <sub>SSADC</sub> | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | V <sub>SSSDQ</sub> | | 13 | 13 | 47 | 47 | 13 | 13 | 47 | 47 | 89 | | Total GND Pins | | 27 | 26 | 71 | 71 | 27 | 26 | 71 | 71 | 136 | | Dedicated Pins | | | | | | | | | | | | Dedicated ADC Ch<br>(pairs) | annels | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | Dedicated ADC Reference<br>Voltage Pins | | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | Dedicated SERDES | S Pins | 30 | 30 | 30 | 30 | 30 | 30 | 56 | 30 | 56 | | Dedicated Misc Pi | ins | | | | | | | | | | | JTAGEN | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | NC | | 0 | 0 | 62 | 70 | 0 | 0 | 0 | 34 | 91 | | RESERVED | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Total Dedicated Pi | ins | 37 | 37 | 99 | 107 | 37 | 37 | 63 | 71 | 154 | | Shared Pins | | | | | | | | | | | | | Bank 0 | 10 | 10 | 10 | 10 | 10 | 10 | 10 | 10 | 10 | | , | Bank 1 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | | Chanad | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Shared<br>Configuration | Bank 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Pins | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 2 3 2 3 2 2 1 1 1 1 2 5 9 4 8 1 1 1 34 51 12 23 1 1 1 13 47 26 71 2 2 2 2 2 2 30 56 1 1 1 0 0 0 0 37 63 10 10 6 6 0 0 0 0 0 | 0 | 0 | | | Bank 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 23 | 0 | 0 | | Channel ITAC D | Bank 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Shared JTAG Pins | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 2 1 3 3 3 2 1 1 2 9 9 8 1 1 5 1 1 2 2 1 1 1 1 2 1 1 1 1 1 1 1 1 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | | <b>-</b> : | | | LFCP | NX-50 | | | Li | CPNX-100 | | | |-----------------------------|--------|--------|--------|--------|--------|--------|-----------------------------|-----------------------------------------------------------------------------------------------------|---|--------| | Pin | | ASG256 | CBG256 | BBG484 | BFG484 | ASG256 | ASG256 CBG256 BBG484 BFG484 | | | LFG672 | | | Bank 0 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 1 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | | Bank 2 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | | Bank 3 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | Shared PCLK Pins | Bank 4 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | | Bank 5 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | | Bank 6 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | | Bank 7 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ci i cou o | Bank 3 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | Shared GPLL Pins | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 5 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 7 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Shared VREF | Bank 3 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | Pins | Bank 4 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 5 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Shared ADC | Bank 3 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | Channels (pairs) | Bank 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | | Bank 5 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Shared | Bank 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | Comparator Channels (pairs) | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Chaimeis (pairs) | Bank 5 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | BBG484 2 3 3 8 8 8 8 8 8 3 0 2 0 2 0 2 0 2 0 2 0 0 2 0 0 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | | Pin | | | LFCP | NX-50 | | LFCPNX-100 | | | | | |------------------|--------|--------|--------|--------|--------|------------|--------|--------|--------|---| | Pin | ASG256 | CBG256 | BBG484 | BFG484 | ASG256 | CBG256 | BBG484 | BFG484 | LFG672 | | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Shared SGMII | Bank 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Channels (pairs) | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 5 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 6. Ordering Information Lattice provides a wide variety of services for its products including custom marking, factory programming, known good die, and application specific testing. Please contact sales representatives. ## 6.1. Part Number Description #### Notes: - 1. 01A die version does not support JTAG Boundary Scan feature. - 2. Input comparator, ADC, EBR ECC, and DTR are only available in Commercial/Industrial –8 and –9 speed grades and Automotive –7 and –8 speed grades. - 3. If the user application requires PCIe Channel 3, please refer to Alternate Ordering Part Numbers described in Lattice PCN# 01A-23. # 6.2. Ordering Part Numbers CertusPro-NX devices have either of the top-side markings as shown in the examples below. Figure 6.1. Top Marking Diagram #### 6.2.1. Commercial **Table 6.1. Commercial Part Numbers** | Part Number | Speed | Package | Pins | Temp. | Logic Cells (k) | |---------------------|------------|---------|------|------------|-----------------| | LFCPNX-50-7ASG256C | -7 | ASG256 | 256 | Commercial | 50 | | LFCPNX-50-8ASG256C | -8 | ASG256 | 256 | Commercial | 50 | | LFCPNX-50-9ASG256C | -9 | ASG256 | 256 | Commercial | 50 | | LFCPNX-50-7CBG256C | -7 | CBG256 | 256 | Commercial | 50 | | LFCPNX-50-8CBG256C | -8 | CBG256 | 256 | Commercial | 50 | | LFCPNX-50-9CBG256C | -9 | CBG256 | 256 | Commercial | 50 | | LFCPNX-50-7BBG484C | -7 | BBG484 | 484 | Commercial | 50 | | LFCPNX-50-8BBG484C | -8 | BBG484 | 484 | Commercial | 50 | | LFCPNX-50-9BBG484C | -9 | BBG484 | 484 | Commercial | 50 | | LFCPNX-50-7BFG484C | -7 | BFG484 | 484 | Commercial | 50 | | LFCPNX-50-8BFG484C | -8 | BFG484 | 484 | Commercial | 50 | | LFCPNX-50-9BFG484C | -9 | BFG484 | 484 | Commercial | 50 | | LFCPNX-100-7ASG256C | -7 | ASG256 | 256 | Commercial | 100 | | LFCPNX-100-8ASG256C | -8 | ASG256 | 256 | Commercial | 100 | | LFCPNX-100-9ASG256C | -9 | ASG256 | 256 | Commercial | 100 | | LFCPNX-100-7CBG256C | -7 | CBG256 | 256 | Commercial | 100 | | LFCPNX-100-8CBG256C | -8 | CBG256 | 256 | Commercial | 100 | | LFCPNX-100-9CBG256C | -9 | CBG256 | 256 | Commercial | 100 | | LFCPNX-100-7BBG484C | -7 | BBG484 | 484 | Commercial | 100 | | LFCPNX-100-8BBG484C | -8 | BBG484 | 484 | Commercial | 100 | | LFCPNX-100-9BBG484C | -9 | BBG484 | 484 | Commercial | 100 | | LFCPNX-100-7BFG484C | -7 | BFG484 | 484 | Commercial | 100 | | LFCPNX-100-8BFG484C | -8 | BFG484 | 484 | Commercial | 100 | | LFCPNX-100-9BFG484C | <b>-</b> 9 | BFG484 | 484 | Commercial | 100 | | LFCPNX-100-7LFG672C | -7 | LFG672 | 672 | Commercial | 100 | | LFCPNX-100-8LFG672C | -8 | LFG672 | 672 | Commercial | 100 | | LFCPNX-100-9LFG672C | <b>-</b> 9 | LFG672 | 672 | Commercial | 100 | # 6.2.2. Commercial ("01A" Die Version) Table 6.2. Commercial Part Numbers - 01A Die Version | Part Number <sup>1</sup> | Speed | Package | Pins | Temp. | Logic Cells (k) | |--------------------------|------------|---------|------|------------|-----------------| | LFCPNX-100-7CBG256C01A | <b>-</b> 7 | CBG256 | 256 | Commercial | 100 | | LFCPNX-100-8CBG256C01A | -8 | CBG256 | 256 | Commercial | 100 | | LFCPNX-100-9CBG256C01A | <b>-</b> 9 | CBG256 | 256 | Commercial | 100 | | LFCPNX-100-7BBG484C01A | <b>-</b> 7 | BBG484 | 484 | Commercial | 100 | | LFCPNX-100-8BBG484C01A | -8 | BBG484 | 484 | Commercial | 100 | | LFCPNX-100-9BBG484C01A | <b>-</b> 9 | BBG484 | 484 | Commercial | 100 | | LFCPNX-100-7LFG672C01A | <b>-</b> 7 | LFG672 | 672 | Commercial | 100 | | LFCPNX-100-8LFG672C01A | -8 | LFG672 | 672 | Commercial | 100 | | LFCPNX-100-9LFG672C01A | <b>-</b> 9 | LFG672 | 672 | Commercial | 100 | #### Note #### 6.2.3. Industrial **Table 6.3. Industrial Part Numbers** | Part Number | Speed | Package | Pins | Temp. | Logic Cells (k) | |---------------------|------------|---------|------|------------|-----------------| | LFCPNX-50-7ASG256I | -7 | ASG256 | 256 | Industrial | 50 | | LFCPNX-50-8ASG256I | -8 | ASG256 | 256 | Industrial | 50 | | LFCPNX-50-9ASG256I | -9 | ASG256 | 256 | Industrial | 50 | | LFCPNX-50-7CBG256I | -7 | CBG256 | 256 | Industrial | 50 | | LFCPNX-50-8CBG256I | -8 | CBG256 | 256 | Industrial | 50 | | LFCPNX-50-9CBG256I | -9 | CBG256 | 256 | Industrial | 50 | | LFCPNX-50-7BBG484I | -7 | BBG484 | 484 | Industrial | 50 | | LFCPNX-50-8BBG484I | -8 | BBG484 | 484 | Industrial | 50 | | LFCPNX-50-9BBG484I | <b>-</b> 9 | BBG484 | 484 | Industrial | 50 | | LFCPNX-50-7BFG484I | -7 | BFG484 | 484 | Industrial | 50 | | LFCPNX-50-8BFG484I | -8 | BFG484 | 484 | Industrial | 50 | | LFCPNX-50-9BFG484I | <b>-</b> 9 | BFG484 | 484 | Industrial | 50 | | LFCPNX-100-7ASG256I | -7 | ASG256 | 256 | Industrial | 100 | | LFCPNX-100-8ASG256I | -8 | ASG256 | 256 | Industrial | 100 | | LFCPNX-100-9ASG256I | <b>-</b> 9 | ASG256 | 256 | Industrial | 100 | | LFCPNX-100-7CBG256I | -7 | CBG256 | 256 | Industrial | 100 | | LFCPNX-100-8CBG256I | -8 | CBG256 | 256 | Industrial | 100 | | LFCPNX-100-9CBG256I | <b>-</b> 9 | CBG256 | 256 | Industrial | 100 | | LFCPNX-100-7BBG484I | -7 | BBG484 | 484 | Industrial | 100 | | LFCPNX-100-8BBG484I | -8 | BBG484 | 484 | Industrial | 100 | | LFCPNX-100-9BBG484I | <b>-</b> 9 | BBG484 | 484 | Industrial | 100 | | LFCPNX-100-7BFG484I | -7 | BFG484 | 484 | Industrial | 100 | | LFCPNX-100-8BFG484I | -8 | BFG484 | 484 | Industrial | 100 | | LFCPNX-100-9BFG484I | <b>-</b> 9 | BFG484 | 484 | Industrial | 100 | | LFCPNX-100-7LFG672I | -7 | LFG672 | 672 | Industrial | 100 | | LFCPNX-100-8LFG672I | -8 | LFG672 | 672 | Industrial | 100 | | LFCPNX-100-9LFG672I | -9 | LFG672 | 672 | Industrial | 100 | <sup>1. 01</sup>A die version does not support JTAG Boundary Scan feature. # 6.2.4. Industrial ("01A" Die Version) Table 6.4. Industrial Part Numbers - 01A Die Version | Part Number <sup>1</sup> | Speed | Package | Pins | Temp. | Logic Cells (k) | |--------------------------|------------|---------|------|------------|-----------------| | LFCPNX-100-7CBG256I01A | <b>-</b> 7 | CBG256 | 256 | Industrial | 100 | | LFCPNX-100-8CBG256I01A | -8 | CBG256 | 256 | Industrial | 100 | | LFCPNX-100-9CBG256I01A | <b>-</b> 9 | CBG256 | 256 | Industrial | 100 | | LFCPNX-100-7BBG484I01A | <b>-</b> 7 | BBG484 | 484 | Industrial | 100 | | LFCPNX-100-8BBG484I01A | -8 | BBG484 | 484 | Industrial | 100 | | LFCPNX-100-9BBG484I01A | <b>-</b> 9 | BBG484 | 484 | Industrial | 100 | | LFCPNX-100-7LFG672I01A | <b>-</b> 7 | LFG672 | 672 | Industrial | 100 | | LFCPNX-100-8LFG672I01A | -8 | LFG672 | 672 | Industrial | 100 | | LFCPNX-100-9LFG672I01A | <b>-</b> 9 | LFG672 | 672 | Industrial | 100 | #### Note: #### 6.2.5. Automotive **Table 6.5. Automotive Part Numbers** | Part Number | Speed | Package | Pins | Temp. | Logic Cells (k) | |---------------------|------------|---------|------|------------|-----------------| | LFCPNX-50-7ASG256A | <b>-</b> 7 | ASG256 | 256 | Automotive | 50 | | LFCPNX-50-8ASG256A | -8 | ASG256 | 256 | Automotive | 50 | | LFCPNX-50-7CBG256A | -7 | CBG256 | 256 | Automotive | 50 | | LFCPNX-50-8CBG256A | -8 | CBG256 | 256 | Automotive | 50 | | LFCPNX-50-7BBG484A | -7 | BBG484 | 484 | Automotive | 50 | | LFCPNX-50-8BBG484A | -8 | BBG484 | 484 | Automotive | 50 | | LFCPNX-100-7ASG256A | -7 | ASG256 | 256 | Automotive | 100 | | LFCPNX-100-8ASG256A | -8 | ASG256 | 256 | Automotive | 100 | | LFCPNX-100-7CBG256A | -7 | CBG256 | 256 | Automotive | 100 | | LFCPNX-100-8CBG256A | -8 | CBG256 | 256 | Automotive | 100 | | LFCPNX-100-7BBG484A | -7 | BBG484 | 484 | Automotive | 100 | | LFCPNX-100-8BBG484A | -8 | BBG484 | 484 | Automotive | 100 | <sup>1. 01</sup>A die version does not support JTAG Boundary Scan feature. ## References For more information, refer to the following documents: - sysCLOCK PLL Design and Usage Guide for Nexus Platform (FPGA-TN-02095) - sysDSP Usage Guide for Nexus Platform (FPGA-TN-02096) - sysCONFIG Usage Guide for Nexus Platform (FPGA-TN-02099) - CertusPro-NX SerDes/PCS Usage Guide (FPGA-TN-02245) - sysl/O Usage Guide for Nexus Platform (FPGA-TN-02067) - Soft Error Detection (SED)/Correction (SEC) Usage Guide for Nexus Platform (FPGA-TN-02076) - Memory Usage Guide for Nexus Platform (FPGA-TN-02094) - ADC Usage Guides for Nexus Platform (FPGA-TN-02129) - CertusPro-NX High-Speed I/O Interface (FPGA-TN-02244) - Power Management and Calculation for CertusPro-NX Devices (FPGA-TN-02257) - CertusPro-NX 50k Pinout File (FPGA-SC-02045) - CertusPro-NX 100k Pinout File (FPGA-SC-02022) - Lattice Memory Mapped Interface and Lattice Interrupt Interface User Guide (FPGA-UG-02039) - sub-LVDS Signaling Using Lattice Devices (FPGA-TN-02028) - Multi-Boot Usage Guide for Nexus Platform (FPGA-TN-02145) - I<sup>2</sup>C Hardened IP Usage Guide for Nexus Platform (FPGA-TN-02142) #### For package information, refer to the following documents: - PCB Layout Recommendations for BGA Packages (FPGA-TN-02024) - Solder Reflow Guide for Surface Mount Devices (FPGA-TN-02041) - Thermal Management (FPGA-TN-02044) - Package Diagrams (FPGA-DS-02053) - High-Speed PCB Design Considerations (FPGA-TN-02148) - Advanced Configuration Security Usage Guide for Nexus Platform (FPGA-TN-02176) - CertusPro-NX Hardware Checklist (FPGA-TN-02255) For further information on interface standards, refer to the following websites: - JEDEC Standards (LVTTL, LVCMOS, SSTL) www.jedec.org - PCI www.pcisig.com For more info on this FPGA device, refer to the following: - CertusPro-NX FPGA web page - Lattice Radiant Software FPGA web page - Lattice Insights for Lattice Semiconductor training courses and learning plans # **Technical Support Assistance** Submit a technical support case through www.latticesemi.com/techsupport. For frequently asked questions, refer to the Lattice Answer Database at www.latticesemi.com/Support/AnswerDatabase. # **Revision History** ### Revision 2.2, January 2025 | Section | Change Summary | | |----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Architecture | Corrected typo in the section header. | | | DC and Switching Characteristics for Commercial and Industrial | <ul> <li>Table 3.29. Maximum I/O Buffer Speed<sup>1, 2, 3, 4, 7</sup>: updated description for MIPI D-PHY (HS Mode) to Wire Bond package and Flip Chip package.</li> <li>Table 3.33. sysCLOCK PLL Timing (VCC = 1.0 V): Removed fPFD &lt; 20 MHz and related data from tIPJIT symbol.</li> </ul> | | ### Revision 2.1, October 2024 | Section | Change Summary | | | |-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Acronyms in this Document | Newly added SDR and its definition. | | | | Architecture | Changed the description to the current <i>The high frequency oscillator (HFOSC) runs at normal frequency of 450 MHz, but can be divided down to a range of 1.7578 MHz to 225 MHz by user attributes</i> in the On-chip Oscillator section. | | | | DC and Switching Characteristics<br>for Commercial and Industrial | <ul> <li>Table 3.4. Power-On Reset1: changed VPORDN parameter description to the current <i>Power-On-Reset ramp-down trip point(Monitoring V<sub>CC</sub> and V<sub>CCAUX</sub>)</i>.</li> <li>Table 3.29. Maximum I/O Buffer Speed1, 2, 3, 4, 7: updated Note 3 adding the contents about clock rate in SDR.</li> <li>Table 3.32. External Switching Characteristics (VCC = 1.0 V): <ul> <li>newly added f<sub>MAX_IN_GDDR1</sub> and its related information;</li> <li>changed f<sub>MAX_GDDRX1</sub> to f<sub>MAX_OUT_GDDR1</sub> and updated its description;</li> <li>updated the GDDR timing numbers related contents to the current in Note 2.</li> <li>newly added Note 6 for f<sub>MX_PRI</sub> parameter.</li> </ul> </li> </ul> | | | | DC and Switching Characteristics for Automotive | Table 4.32. External Switching Characteristics (VCC = 1.0 V): newly added f <sub>MAX_IN_GDDR1</sub> and its related information; changed f <sub>MAX_GDDRX1</sub> to f <sub>MAX_OUT_GDDR1</sub> and updated its description; updated the GDDR timing numbers related contents to the current in Note 2. | | | | Ordering Information | Adjusted part numbers order in Table 6.5. Automotive Part Numbers. | | | #### Revision 2.0, August 2024 | Section | Change Summary | | | |-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | All | Changed SerDes to SERDES across the document. | | | | Description | Removed 2.5 Gbps from Ethernet of the Features. | | | | DC and Switching Characteristics<br>for Commercial and Industrial | <ul> <li>Table 3.13. sysl/O Recommended Operating Conditions: removed 1.2 from LVCMOS18 V<sub>CCIO</sub> (Input) Typ.</li> <li>Table 3.49. sysCONFIG Port Timing Specifications: <ul> <li>removed the original f<sub>CCLK</sub> symbol and its related data;</li> <li>newly added f<sub>CCLK_W</sub> and f<sub>CCLK_R</sub> symbols and their related data;</li> <li>for t<sub>CO_SSO</sub>, t<sub>EN_SSO</sub>, and t<sub>DIS_SSO</sub>, updated Min value to 3.0 and Max value to 16;</li> <li>newly added t<sub>PROGRAMN_L</sub> and t<sub>PROGRAMN_H</sub> symbols and their related information;</li> <li>removed t<sub>PROGRAMN</sub> symbol;</li> <li>newly added Notes 2, 3, 4, and 5.</li> </ul> </li> <li>Newly added Figure 3.14. Configuration Error Notification (1).</li> <li>Updated the following symbol names in Figure 3.20. Slave SPI Configuration Timing: <ul> <li>from t<sub>CO_MISO</sub> to t<sub>CO_SSO</sub>;</li> <li>from t<sub>EN_MISO</sub> to t<sub>EN_SSO</sub>;</li> </ul> </li> </ul> | | | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>from t<sub>DIS_MISO</sub> to t<sub>DIS_SSO</sub>;</li> <li>from t<sub>SU_MOSI</sub> to t<sub>SU_SSI</sub>;</li> <li>from t<sub>HD_MOSI</sub> to t<sub>HD_SSI</sub>.</li> </ul> | | DC and Switching Characteristics<br>for Automotive | <ul> <li>Table 4.32. External Switching Characteristics (VCC = 1.0 V): removed General I/O Pin Parameters Using Dedicated Edge Clock Input without PLL and General I/O Pin Parameters Using Dedicated Edge Clock Input with PLL parameters and their related information.</li> <li>Table 4.48. sysCONFIG Port Timing Specifications: <ul> <li>removed the original fcclk symbol and its related data;</li> <li>newly added fcclk w and fcclk symbols and their related data;</li> <li>for tco_sso, ten_sso, and tbis_sso, updated Min value to 3.0 and Max value to 30;</li> <li>updated tinit_High Max to 50;</li> <li>newly added tprogramm_L and tprogramm_H symbols and their related information;</li> <li>removed tprogramm symbol;</li> <li>newly added Notes 2, 3, 4, and 5.</li> </ul> </li> <li>Newly added Figure 4.14. Configuration Error Notification (2).</li> <li>Updated the following symbol names in Figure 4.20. Slave SPI Configuration Timing: <ul> <li>from tco_miso to tco_sso;</li> <li>from ten_miso to ten_sso;</li> <li>from tbis_miso to tbis_sso;</li> <li>from tho_mosi to tsu_ssi;</li> <li>from tho_mosi to tho_ssi.</li> </ul> </li> </ul> | ### Revision 1.9, April 2024 | Section | Change Summary | | | |----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Description | Changed to Endpoint and Root Complex to Endpoint to in the Features section. | | | | Architecture | Changed <i>Endpoint and Root Complex</i> to <i>Endpoint</i> in the Peripheral Component Interconnect Express (PCIe) section. | | | | DC and Switching Characteristics for Commercial and Industrial | <ul> <li>Changed t<sub>ACT_CRESETB_N</sub> to t<sub>ACT_PROGRAMN_H</sub> in Figure 3.16. Slave SPI/I2C/I3C POR/REFRESH Timing.</li> <li>Made minor adjustment to Figure 3.18. Slave SPI/I2C/I3C PROGRAMN Timing removing useless lines and arrows.</li> </ul> | | | | DC and Switching Characteristics for Automotive | <ul> <li>Changed t<sub>ACT_CRESETB_N</sub> to t<sub>ACT_PROGRAMN_H</sub> in Figure 4.16. Slave SPI/I2C/I3C POR/REFRESH Timing.</li> <li>Made minor adjustment to Figure 4.18. Slave SPI/I2C/I3C PROGRAMN Timing removing useless lines and arrows.</li> </ul> | | | | Ordering Information | Added LFCPNX-50 parts and their related data to Table 6.5. Automotive Part Numbers. | | | #### Revision 1.8, February 2024 | ,,, | | |----------------------------------|----------------------------------------------------------------------------------------------------| | Section | Change Summary | | Description | Table 1.1. CertusPro-NX Family Selection Guide: | | | newly added Note 7 and Note 8 to the table. | | DC and Switching Characteristics | Table 3.32. External Switching Characteristics (VCC = 1.0 V): | | for Commercial and Industrial | changed the unit to ns + ½ UI for t <sub>DVB_GDDRX4</sub> and t <sub>DQVA_GDDRX4</sub> parameters. | | DC and Switching Characteristics | Table 4.32. External Switching Characteristics (VCC = 1.0 V): | | for Automotive | changed the unit to ns + ½ UI for t <sub>DVB_GDDRX4</sub> and t <sub>DQVA_GDDRX4</sub> parameters. | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ### Revision 1.7, January 2024 | Revision 1.7, January 2024 | | | | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Section | Change Summary | | | | Inclusive Language | Newly added section. | | | | Description | Newly added Available in Commercial, Industrial, and Automotive temperature grades to the Features section. | | | | | • Changed <i>vRef</i> to $V_{Ref}$ in Footnote 6 of Table 1.1. CertusPro-NX Family Selection Guide. | | | | DC and Switching Characteristics | SubLVDS (Input Only) section: | | | | for Commercial and Industrial | removed "and follows the SMIA 1.0, Part 2: CCP2 Specification" from the description. | | | | | Table 3.36. ADC Specifications1: | | | | | added Note 4 for VREFINT_ADC symbol; | | | | | <ul> <li>removed DC<sub>CLK_ADC</sub> symbol;</li> </ul> | | | | | <ul> <li>updated the Condition to @ sampling frequency = 1 Mbps for f<sub>INPUT_ADC</sub> symbol;</li> </ul> | | | | | <ul> <li>updated the Condition to the condition not application for the RIN_ADC symbol.</li> </ul> | | | | | Table 3.49. sysCONFIG Port Timing Specifications: | | | | | changed the t <sub>FIO_EN</sub> parameter to <i>User I/O enabled in Early I/O Mode</i> and the Typ. value to <i>38096 cycle</i> . | | | | | Updated Figure 3.16. Slave SPI/I2C/I3C POR/REFRESH Timing and Figure 3.18. Slave SPI/I2C/I3C PROGRAMN Timing. | | | | DC and Switching Characteristics | Removed the Note regarding the preliminary data. | | | | for Automotive | Table 4.4. Power-On Reset1: | | | | | <ul> <li>updated the Min data to 0.87 of V<sub>PORUP</sub> symbol for V<sub>CCIO0</sub>, V<sub>CCIO1</sub> condition;</li> </ul> | | | | | <ul> <li>updated the Max data to 1.64 of V<sub>PORUP</sub> symbol for V<sub>CCAUX</sub> condition;</li> </ul> | | | | | <ul> <li>updated the Max data to 1.07 of V<sub>PORUP</sub> symbol for V<sub>CCIOO</sub>, V<sub>CCIOO</sub> condition;</li> </ul> | | | | | <ul> <li>updated the Min data to 0.48 of V<sub>PORDN</sub> symbol for V<sub>CC</sub> condition;</li> </ul> | | | | | updated the Min data to 1.36 of V <sub>PORDN</sub> symbol for V <sub>CCAUX</sub> condition; | | | | | <ul> <li>updated the Max data to 0.85 V<sub>PORDN</sub> symbol for V<sub>CC</sub> condition;</li> </ul> | | | | | updated the Max data to 1.64 V <sub>PORDN</sub> symbol for V <sub>CCAUX</sub> condition. | | | | | SubLVDS (Input Only) section: **COD3 Consideration** from the description** **Topical "and follows the SMA 1.0. Part 3: CCD3 Consideration" from the description **Topical Code Code Code Code Code Code Code Code | | | | | removed "and follows the SMIA 1.0, Part 2: CCP2 Specification" from the description. Table 4.32. External Switching Characteristics (VCC = 1.0 V): | | | | | <ul> <li>updated the Min data to 1.322 for -8 Speed Grade, to 1.558 for -7 Speed Grade of</li> </ul> | | | | | t <sub>W PRI</sub> parameter; | | | | | <ul> <li>updated the Min data to 0.615 for -8 Speed Grade, to 0.725 for -7 Speed Grade of</li> </ul> | | | | | t <sub>W_EDGE</sub> parameter. | | | | | Table 4.39. Serial Output Timing and Levels: | | | | | <ul> <li>updated the Min data for V<sub>TX-EH</sub> symbol of Transmitter 5 Gbps to 565;</li> </ul> | | | | | <ul> <li>updated the Max data for V<sub>TX-DIFF-PP</sub> of Transmitter 5 Gbps to 1300;</li> </ul> | | | | | <ul> <li>updated the Max data for V<sub>TX-CM-DC</sub> of Transmitter 5 Gbps to 650;</li> </ul> | | | | | <ul> <li>updated the Max data for T<sub>TX-R</sub> of Transmitter 5 Gbps to 70;</li> </ul> | | | | | <ul> <li>updated the Max data for T<sub>TX-F</sub> of Transmitter 5 Gbps to 70.</li> </ul> | | | | | <ul> <li>updated the Min data for T<sub>TX-R</sub> symbol of Transmitter 1.25 Gbps to 63;</li> </ul> | | | | | <ul> <li>updated the Max data for V<sub>TX-DIFF-PP</sub> symbol of Transmitter 1.25 Gbps to 1300;</li> </ul> | | | | | <ul> <li>updated the Max data for V<sub>TX-CM-DC</sub> symbol of Transmitter 1.25 Gbps to 650;</li> </ul> | | | | | <ul> <li>updated the Max data for T<sub>TX-R</sub> symbol of Transmitter 1.25 Gbps to 81;</li> </ul> | | | | | <ul> <li>updated the Max data for T<sub>TX-F</sub> symbol of Transmitter 1.25 Gbps to 81.</li> </ul> | | | | | Table 4.41. Serial Input Data Specifications: | | | | | <ul> <li>updated the Min data of RL<sub>RX-DIFF</sub> symbol for 4 GHz &lt; freq &lt;= 5 GHz condition to<br/>43.5;</li> </ul> | | | | | <ul> <li>updated the Min data of RL<sub>RX-CM</sub> symbol for 4 GHz &lt; freq &lt;= 5 GHz condition to<br/>43.5.</li> </ul> | | | | | Table 4.48. sysCONFIG Port Timing Specifications: | | | | | <ul> <li>updated the Max data to 120 for f<sub>CCLK</sub> symbol of Slave SPI.</li> </ul> | | | | | <ul> <li>changed the t<sub>FIO_EN</sub> parameter to <i>User I/O enabled in Early I/O Mode</i> and the Typ.</li> </ul> | | | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------| | | value to 38096 cycle. | | | <ul> <li>Updated Figure 4.16. Slave SPI/I2C/I3C POR/REFRESH Timing and Figure 4.18. Slave<br/>SPI/I2C/I3C PROGRAMN Timing.</li> </ul> | | Ordering Information | Table 6.3. Industrial Part Numbers: | | | Corrected the following part numbers to the current: | | | • LFCPNX-50-7ASG256I | | | • LFCPNX-50-8ASG256I | | | • LFCPNX-50-9ASG256I | | | • LFCPNX-50-7CBG256I | | | • LFCPNX-50-8CBG256I | | | • LFCPNX-50-9CBG256I | | | LFCPNX-50-7BBG484I | | | LFCPNX-50-8BBG484I | | | LFCPNX-50-9BBG484I | | | LFCPNX-50-7BFG484I | | | LFCPNX-50-8BFG484I | | | • LFCPNX-50-9BFG484I | ### Revision 1.6, October 2023 | Section | Change Summary | |-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Disclaimers | Updated this section. | | Description | Updated the below information in Table 1.1. CertusPro-NX Family Selection Guide: Replaced the title of the cell from SerDes Channels/I/O (Wide Range (WR) GPIO (Top/Left/Right Banks) + High Performance (HP) GPIO (Bottom Banks) + ADC dedicated inputs) to Total I/O (Wide Range, High Performance, ADC6) / SERDES Lanes. Added Footnote 6 Each ADC pin count reflects using dedicated complement pair and vRef. | | DC and Switching Characteristics<br>for Commercial and Industrial | <ul> <li>Updated below information in Table 3.5. On-Chip Termination Options for Input Modes:</li> <li>Updated the Terminate to V<sub>CCIO</sub>/2 value of LVSTLD_I from <i>OFF</i> to <i>OFF</i>, 40, 48, 60, 80, 120.</li> <li>Updated the Terminate to V<sub>CCIO</sub>/2 value of LVSTLD_II from <i>OFF</i> to <i>OFF</i>, 80, 120.</li> <li>Updated below values for t<sub>INIT_HIGH</sub> under PROGRAMN Configuration Timing in Table 3.49. sysCONFIG Port Timing Specifications .</li> <li>max value from — to 40.</li> <li>Typ. Value from 40 to —.</li> </ul> | | DC and Switching Characteristics for Automotive | <ul> <li>Updated below information in Table 4.5. On-Chip Termination Options for Input Modes:</li> <li>Updated the Terminate to V<sub>CCIO</sub>/2 value of LVSTLD_I from <i>OFF</i> to <i>OFF</i>, 40, 48, 60, 80, 120.</li> <li>Updated the Terminate to V<sub>CCIO</sub>/2 value of LVSTLD_II from <i>OFF</i> to <i>OFF</i>, 80, 120.</li> <li>Updated the max value to 40 for t<sub>INIT_HIGH</sub> under PROGRAMN Configuration Timing in Table 4.48. sysCONFIG Port Timing Specifications.</li> <li>max value from — to 40.</li> <li>Typ. Value from 40 to —.</li> </ul> | | Ordering Information | Added CPNX-50 industrial part numbers in Table 6.3. Industrial Part Numbers. | | Reference | Added web page links for CertusPro-NX, Lattice Radiant, and Lattice Insights. | ### Revision 1.5, July 2023 | Section | Change Summary | |----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All | Deleted all mentions of LPDDR3 in below sections: | | | Features | | | Overview | | | DQS Grouping for DDR Memory | | | Differential HSUL12D (As Output) | | | External Switching Characteristics | | | Differential HSUL12D (As Output) | | | External Switching Characteristics | | Description | Added Footnote 4 for LFCPNX-100 value of PCIe Gen3 hard IP device in Table 1.1. CertusPro- | | Description | NX Family Selection Guide. | | DC and Switching Characteristics | Updated below details in Table 3.13. sysl/O Recommended Operating Conditions: | | for Commercial and Industrial | | | Tor commercial and modstrial | Deleted 1.35 <sup>7</sup> from V <sub>CCIO</sub> (Input) values of LVCMOS12H <sup>1</sup> . Polated 4.0 from V <sub>CCIO</sub> (Input) and 4.25 <sup>7</sup> | | | Deleted 1.0 from V <sub>CCIO</sub> (Input) and 1.35 <sup>7</sup> from V <sub>CCIO</sub> (Output) values of SLVS <sup>6</sup> . A second of the se | | | Added 1.1 to V <sub>CCIO</sub> (Input) and V <sub>CCIO</sub> (Output) values of MIPI D-PHY <sup>6</sup> . | | | • Added 1.35 <sup>7</sup> , 1.5, 1.8 to V <sub>CCIO</sub> value of SSTL135D_I, SSTL135D_II <sup>5</sup> . | | | • Added 1.5, 1.8 to V <sub>CCIO</sub> (Input) value of SSTL15D_I, SSTL15D_II <sup>5</sup> . | | | • Added 1.5, 1.8 to V <sub>CCIO</sub> (Input) value of HSTL15D_I <sup>5</sup> . | | | • Added 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 to V <sub>CCIO</sub> (Input) value of HSUL12D <sup>5</sup> . | | | <ul> <li>Added 1.1 to V<sub>CCIO</sub> (Input) value of LVSTLD_I, LVSTLD_II<sup>5</sup>.</li> </ul> | | | • Replaced MIPI D-PHY LP Input <sup>6</sup> to MIPI D-PHY (LP Mode) <sup>6</sup> . | | | • Replaced MIPI D-PHY <sup>6</sup> with MIPI D-PHY (HS Mode) <sup>6</sup> . | | | Updated the link for Power Management and Calculation for Certus-NX, CertusPro-NX, | | | and MachXO5-NX Devices (FPGA-TN-02257) in Supply Currents section. | | | Replaced (Output Only) with (As Output) in the title of below sections from: | | | Differential HSTL15D (As Output) | | | Differential SSTL135D, SSTL15D (As Output) | | | Differential HSUL12D (As Output) | | | Differential LVSTLD (As Output) | | | Differential LVCMOS25D, LVCMOS33D, LVTTL33D (As Output) | | | <ul> <li>Replaced the following details in Table 3.29. Maximum I/O Buffer Speed1, 2, 3, 4, 7:</li> </ul> | | | Wire Bond package with caBGA256, csBGA289, caBGA400. | | | • Flip Chip package with csfBGA121. | | DC and Switching Characteristics | Updated below VCCIO (Input) and VCCIO (Output) values in Table 4.13. sysl/O | | for Automotive | Recommended Operating Conditions: | | | Deleted 1.35 <sup>7</sup> from V <sub>CCIO</sub> (Input) values of LVCMOS12H <sup>1</sup> . | | | <ul> <li>Deleted 1.0 from V<sub>CCIO</sub> (Input) and 1.35<sup>7</sup> from V<sub>CCIO</sub> (Output) values of SLVS<sup>6</sup>.</li> </ul> | | | <ul> <li>Added 1.1 to V<sub>CCIO</sub> (Input) and V<sub>CCIO</sub> (Output) values of MIPI D-PHY<sup>6</sup>.</li> </ul> | | | • Added 1.35 <sup>7</sup> , 1.5, 1.8 to V <sub>ccio</sub> value of SSTL135D_I, SSTL135D_II <sup>5</sup> . | | | Added 1.5, 1.8 to V <sub>CCIO</sub> (Input) value of SSTL15D I, SSTL15D II <sup>5</sup> . | | | <ul> <li>Added 1.5, 1.8 to V<sub>CCIO</sub> (Input) value of HSTL15D_I<sup>5</sup>.</li> </ul> | | | <ul> <li>Added 1.3, 1.35 to Vecto (input) value of HSUL12D<sup>5</sup>.</li> <li>Added 1.2, 1.35<sup>7</sup>, 1.5, 1.8 to V<sub>ccio</sub> (Input) value of HSUL12D<sup>5</sup>.</li> </ul> | | | <ul> <li>Added 1.2, 1.35, 1.3 to v<sub>CCIO</sub> (input) value of risotize .</li> <li>Added 1.1 to V<sub>CCIO</sub> (input) value of LVSTLD_I, LVSTLD_II<sup>5</sup>.</li> </ul> | | | | | | Replaced MIPI D-PHY LP Input <sup>6</sup> to MIPI D-PHY (LP Mode) <sup>6</sup> . Replaced MIPI D RHY with MIPI D RHY (HS Mode) <sup>6</sup> . | | | Replaced MIPI D-PHY <sup>6</sup> with MIPI D-PHY (HS Mode) <sup>6</sup> . Indexed the link for Power Management and Calculation for Cortus NY Cortus Pro NY. | | | Updated the link for Power Management and Calculation for Certus-NX, CertusPro-NX, and MachXO5 NX Dovices (FRGA TN 03257) in Supply Currents section. | | | and MachXO5-NX Devices (FPGA-TN-02257) in Supply Currents section. | | | Update the title from (Output Only) to (As Output) of below sections: Differential USTIAED (As Output) | | | Differential HSTL15D (As Output) Output | | | Differential SSTL135D, SSTL15D (As Output) | | | Differential HSUL12D (As Output) | | | Differential LVSTLD (As Output) | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>Differential LVCMOS25D, LVCMOS33D, LVTTL33D (As Output)</li> </ul> | | Ordering Part Information | <ul> <li>Added table titles for Table 6.1. Commercial Part Numbers, Table 6.2. Commercial Part Numbers - 01A Die Version, Table 6.3. Industrial Part Numbers, Table 6.4. Industrial Part Numbers - 01A Die Version, and Table 6.5. Automotive Part Numbers.</li> <li>Added LFCPNX-50 parts numbers in Table 6.1. Commercial Part Numbers section.</li> <li>Added Note 3 information If the user application requires PCIe Channel 3, please refer to Alternate Ordering Part Numbers described in Lattice PCN# 01A-23 in Part Number Description section.</li> </ul> | | Technical Support Assistance | Added Technical Support Assistance section. | #### Revision 1.4, March 2023 | Section | Change Summary | | |----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Acronyms in This Document | Removed MLVDS. | | | Architecture | Adjusted Clocking Structure to second level heading. | | | DC and Switching Characteristics for Commercial and Industrial | Updated Table 3.13. sysI/O Recommended Operating Conditions. The modification in footnote 1.b clarifies that Bank 3, Bank 4, and Bank 5 I/O can only mix into banks with VCCIO higher or equal than the pin standard. | | | Pinout Information | <ul> <li>Added table caption in Signal Descriptions section.</li> <li>Updated Table 5.2. Pin Information Summary.</li> <li>Added pin count information for the LFCPNX-50 device.</li> </ul> | | | References | Updated reference to the 50K Pinout file. | | | All | Minor adjustments in formatting and style. | | ### Revision 1.3, December 2022 | Section | Change Summary | |----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All | Minor adjustments in formatting across the document. | | Description | Updated Table 1.1. CertusPro-NX Family Selection Guide to change 128 kHz device value to 32 kHz. | | Architecture | Changed full-featured GPLL value to four in Global PLL section. | | | Updated 128 kHz device value to 32 kHz in On-chip Oscillator section. | | DC and Switching Characteristics for Commercial and Industrial | Added table note for Differential termination in Table 3.5. On-Chip Termination Options for Input Modes. | | | <ul> <li>Updated Table 3.32. External Switching Characteristics (VCC = 1.0 V) to add table note<br/>and table note reference to t<sub>SKEW_PRI</sub> and t<sub>SKEW_EDGE</sub>.</li> </ul> | | DC and Switching Characteristics for Automotive | Added table note for Differential termination in Table 4.5. On-Chip Termination Options for Input Modes. | | | <ul> <li>Updated Table 4.32. External Switching Characteristics (VCC = 1.0 V)to add table note<br/>and table note reference to t<sub>SKEW_PRI</sub> and t<sub>SKEW_EDGE</sub>.</li> </ul> | ### Revision 1.2, September 2022 | Section | Change Summary | |----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DC and Switching Characteristics for Commercial and Industrial | <ul> <li>Newly added Table 3.17. VIN Maximum Overshoot/Undershoot Allowance – Wide Range1, 2 and Table 3.18. VIN Maximum Overshoot/Undershoot Allowance – High Performance1, 2.</li> <li>Updated Table 3.33. sysCLOCK PLL Timing (VCC = 1.0 V): <ul> <li>indicated Min value of 18 in f<sub>IN</sub> parameter;</li> <li>indicated Min value of 18 in f<sub>PFD</sub> parameters and removed footnote;</li> <li>indicated t<sub>PH</sub> to Note 4;</li> <li>removed the f<sub>PFD</sub> &lt; 200 MHz condition from t<sub>OPJIT</sub> parameter;</li> <li>added conditions in t<sub>OPJIT</sub> parameter to accurately reflect PLL jitter performance;</li> </ul> </li> </ul> | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | removed the original Note 3. | | DC and Switching Characteristics for Automotive | <ul> <li>Newly added Table 4.17. VIN Maximum Overshoot/Undershoot Allowance – Wide Range1, 2 and Table 4.18. VIN Maximum Overshoot/Undershoot Allowance – High Performance1, 2.</li> <li>Updated Table 4.33. sysCLOCK PLL Timing (VCC = 1.0 V): <ul> <li>indicated Min value of 18 in f<sub>IN</sub> parameter;</li> <li>indicated Min value of 18 in f<sub>PFD</sub> parameters and removed footnote;</li> <li>indicated t<sub>PH</sub> to Note 4;</li> <li>removed the f<sub>PFD</sub> &lt; 200 MHz condition from t<sub>OPJIT</sub> parameter;</li> <li>added conditions in t<sub>OPJIT</sub> parameter to accurately reflect PLL jitter performance;</li> <li>removed the original Note 3.</li> </ul> </li> </ul> | | | Newly added the SGMII Characteristics section. | #### Revision 1.1, August 2022 | Section | Change Summary | |----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Description | <ul> <li>Updated to Available in Commercial/Industrial –8 and –9 speed grades and Automotive –7 and –8 speed grades at the end of the Features section.</li> <li>Table 1.1. CertusPro-NX Family Selection Guide: <ul> <li>updated Packages value for LFCPNX-50;</li> <li>updated Note 3 contents;</li> <li>newly added Note 4 and Note 5.</li> </ul> </li> </ul> | | Architecture | <ul> <li>Changed the section header to SGMII TX/RX and updated the contents in this section.</li> <li>Modified the description in the Analog Interface ADC section.</li> <li>Updated to "EBR also provides a built-in ECC engine in Commercial/Industrial –8 and –9 speed grades and Automotive –7 and –8 speed grades" in the sysMEM Memory Block section.</li> </ul> | | DC and Switching Characteristics for Commercial and Industrial | <ul> <li>Changed the section header adding for Commercial and Industrial.</li> <li>Updated Note 2 contents for Table 3.38. DTR Specifications.</li> <li>Updated DSP functions and footnotes in Table 3.31. Register-to-Register Performance.</li> <li>In the SGMII Characteristics section: <ul> <li>changed the subsection header to SGMII Specifications;</li> <li>changed the Table 3.48. SGMII caption to the current.</li> </ul> </li> </ul> | | DC and Switching Characteristics for Automotive | Newly added section. | | Ordering Information | <ul> <li>Updated Figure 6.1. Top Marking Diagram adding Ball Count, and Automotive to Grade.</li> <li>Newly added Automotive part numbers.</li> <li>Updated Notes contents in the CertusPro-NX Part Number Description section.</li> </ul> | | All | <ul> <li>Removed product name from headings and captions of figures and tables.</li> <li>Minor changes in style and formatting.</li> </ul> | ## Revision 1.0, March 2022 | tevision 110, water 2022 | | |--------------------------|----------------------------------------------------------------------------------------------| | Section | Change Summary | | All | Production release. | | | Changed SERDES to SerDes across the document. | | | Changed CertusPro-NX 50k and CertusPro-NX 100k to LFCPNX-50 and LFCPNX-100. | | Architecture | Changed DCS Dynamic Cock Select to Dynamic Clock Select [DCS] in the Clock Dividers section. | | | • Changed DCS_MUX block to DCS_CMUX block in the Dynamic Clock Select section. | | | Updated to EBR also provides a built-in ECC engine in select speed grades and newly | | | added See ordering information for more details" in the sysMEM Memory Block | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | hange Summary | | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | section. | | | | Changed THSX2 to TSHX2 in Figure 2.24. Tri-state Register Block on Bottom Side. | | | | Changed port name from <i>D[1:0]</i> to <i>T[1:0]</i> in Table 2.8. Tri-state Block Port Description | n. | | | Updated input and output ports in Figure 2.26. DQS Control and Delay Block (DQSBU | | | | and Table 2.9. DQSBUF Port List Description. | • | | | Changed <i>HTSL15 I</i> to <i>HSTL15 I</i> in Table 2.10. Single-Ended I/O Standards and in Table 2.12. Single-Ended I/O Standards Support on Various Sides. | | | | Updated to "In select speed grade, the CertusPro-NX family can provide an analog interface consisting of two Analog to Digital Convertors (ADC)" and newly added "see ordering information for more details" in the Analog Interface ADC section. | ? | | | Added "01A Die revision" NOT support for Boundary Scan Testability in the IEEE 1149 Compliant Boundary Scan Testability section. | €.1 | | | Newly added "Here, only devices with –9 speed grade can support 10G SerDes usage such as 10GBASE-R" to the SerDes and Physical Coding Sublayer section. | S, | | | Changed rxp_i/rxpn_i to rxp_i/rxn_i, txp_o/txpn_o to txp_o/txn_o in Figure 2.35. PCle Soft IP Wrapper. | е | | DC and Switching Characteristics | Table 3.2. Recommended Operating Conditions: | | | • | <ul> <li>changed the Min value to 1.71 for V<sub>CCAUX</sub>, V<sub>CCAUXH3/4/5</sub>, and V<sub>CCAUXA</sub>;</li> </ul> | | | | • newly added Note 5. | | | | Table 3.4. Power-On Reset: | | | | <ul> <li>changed the Max value to 1.62 for V<sub>POURUP</sub> in V<sub>CCAUX</sub> condition;</li> </ul> | | | | <ul> <li>changed the Max value to 1.59 for V<sub>PORDN</sub> in V<sub>CCAUX</sub> condition.</li> </ul> | | | | In the On-chip Programmable Termination section: | | | | added Termination to ground for LPDDR4, and termination to V <sub>CCIO</sub> /2 for all other | er | | | non-LPDDR4. | - | | | • deleted "to V <sub>CCIO</sub> /2" from Figure 3.1. On-chip Termination. | | | | Table 3.5. On-Chip Termination Options for Input Modes: | | | | <ul> <li>changed the Differential Termination Resistor data to OFF for LVSTLD_I and<br/>LVSTLD_II IO-TYPE.</li> </ul> | | | | updated contents in Notes. | | | | Table 3.7. DC Electrical Characteristics – Wide Range (Over Recommended Operating Conditions): | , | | | <ul> <li>updated Min and Max values for all the symbols, except for V<sub>BHT</sub> symbol.</li> </ul> | | | | Table 3.8. DC Electrical Characteristics – High Speed (Over Recommended Operating Conditions): | | | | <ul> <li>updated Min and Max values for all the symbols in, except for V<sub>BHT</sub> symbol.</li> </ul> | | | | Table 3.14. sysI/O DC Electrical Characteristics – Wide Range I/O (Over Recommende Operating Conditions): | :d | | | <ul> <li>updated data value for all the Input/Output Standard;</li> </ul> | | | | <ul> <li>newly added Note 3 and Note 5.</li> </ul> | | | | Table 3.15. sysI/O DC Electrical Characteristics – High Performance I/O (Over Recommended Operating Conditions): | | | | <ul> <li>updated data value for all the Input/Output Standard;</li> </ul> | | | | <ul> <li>newly added Note 3.</li> </ul> | | | | Updated to "and the LVDS input voltage cannot exceed the $V_{\text{CCIO}}$ voltage of the relate bank" from the LVDS section. | ∌d | | | Table 3.19. LVDS DC Electrical Characteristics (Over Recommended Operating Conditions): | | | | <ul> <li>changed to V<sub>INP/INM</sub> in Note 2;</li> </ul> | | | | newly added Note 3. | | | | Table 3.20. LVDS25E DC Conditions: | | | | <ul> <li>changed the typical value to –6.03 for I<sub>DC</sub> parameter.</li> </ul> | | | | Table 3.21. SubLVDS Input DC Electrical Characteristics (Over Recommended Operation Conditions): | ng | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | newly added Note. | | | In SubLVDS (Input Only) section: | | | <ul> <li>Newly added and the subLVDS input voltage cannot exceed the V<sub>CCIO</sub> voltage of the<br/>related bank.</li> </ul> | | | Table 3.24. SLVS Output DC Characteristics (Over Recommended Operating Conditions): | | | <ul> <li>changed the Min value to 37.7 for Z<sub>OS</sub> parameter.</li> </ul> | | | Table 3.25. Soft D-PHY Input Timing and Levels: | | | <ul> <li>changed the Max value to 480 for V<sub>IH</sub> symbol.</li> </ul> | | | Table 3.26. Soft D-PHY Output Timing and Levels: | | | <ul> <li>removed Output 80% – 20% Fall Time from the description of t<sub>R</sub> symbol and t<sub>F</sub> symbol;</li> </ul> | | | <ul> <li>changed the Max value to 7 for ΔV<sub>CMTX(1,0)</sub> symbol;</li> </ul> | | | • changed the Max value to 25 for $ \Delta V_{OD} $ symbol; | | | <ul> <li>changed the Max value to 410 for V<sub>OHHS</sub> symbol;</li> </ul> | | | <ul> <li>changed the Max value to 80 for Z<sub>OS</sub> symbol;</li> </ul> | | | <ul> <li>changed the Max value to 0.434 for t<sub>R</sub> symbol;</li> </ul> | | | <ul> <li>changed the Max value to 0.419 for t<sub>F</sub> symbol.</li> </ul> | | | Table 3.27. Soft D-PHY Clock Signal Specification: | | | <ul> <li>changed the conditions to UI ≥ 1 ns and 0.667 ns &lt; UI &lt; 1 ns for UI Variation<br/>symbol.</li> </ul> | | | Table 3.28. Soft D-PHY Data-Clock Timing Specifications: | | | <ul> <li>changed the Min value to –0.15 and –0.20 for T<sub>SKEW[TX]</sub> symbol.</li> </ul> | | | Table 3.29. Maximum I/O Buffer Speed: | | | <ul> <li>changed the Max value to 250 for maximum sysl/O input frequency single-ended<br/>buffer HSTL15;</li> </ul> | | | <ul> <li>changed the Max value to 250 for maximum sysl/O input frequency differential<br/>buffer HSTL15D;</li> </ul> | | | <ul> <li>changed the Max value to 250 for maximum sysI/O output frequency single-ended<br/>buffer HSTL15;</li> </ul> | | | <ul> <li>changed the Max value to 250 for maximum sysl/O output frequency differential<br/>buffer HSTL15D.</li> </ul> | | | Table 3.30. Pin-to-Pin Performance: | | | <ul> <li>newly added Typ. @ VCC = 1.0 V value for all the four functions.</li> </ul> | | | Table 3.31. Register-to-Register Performance: | | | <ul> <li>newly added Typ. @ VCC = 1.0 V value to 32-bit adder, 16-bit counter, and 32-bit<br/>counter of Basic Functions;</li> </ul> | | | <ul> <li>newly added Typ. @ VCC = 1.0 V value to all the three Large Memory Functions;</li> </ul> | | | <ul> <li>newly added Typ. @ VCC = 1.0 V value to all the eight DSP Functions.</li> </ul> | | | • Table 3.32. External Switching Characteristics (VCC = 1.0 V): | | | <ul> <li>globally added Min/Max values so-far available to all the parameters and updated<br/>descriptions accordingly;</li> </ul> | | | <ul> <li>changed t<sub>H</sub> to t<sub>H</sub>(LTR), t<sub>H_DEL</sub> to t<sub>H_DEL</sub>(LTR) in the General I/O Pin Parameters Using<br/>Dedicated Primary Clock Input without PLL section;</li> </ul> | | | <ul> <li>newly added t<sub>H</sub>(Bottom) and t<sub>H_DEL</sub>(Bottom) parameters and their description,<br/>Min/Max value, and unit to the General I/O Pin Parameters Using Dedicated<br/>Primary Clock Input without PLL section;</li> </ul> | | | <ul> <li>changed t<sub>HPLL</sub> to t<sub>HPLL</sub>(LTR) in the General I/O Pin Parameters Using Dedicated<br/>Primary Clock Input with PLL section;</li> </ul> | | | <ul> <li>newly added t<sub>HPLL</sub>(Bottom) parameter including its description, Min/Max value,<br/>and unit to the General I/O Pin Parameters Using Dedicated Primary Clock Input<br/>with PLL section;</li> </ul> | | l | <ul> <li>changed the Generic DDRX1 Inputs/Outputs with Clock and Data Centered at Pin (GDDRX1_RX/TX.SCLK.Centered) using PCLK Clock Input – Figure 3.7 and Figure 3.9 section adding for Bank0, 1, 2, 6, 7;</li> </ul> | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>changed Generic DDRX1 Inputs/Outputs with Clock and Data Aligned at Pin<br/>(GDDRX1_RX/TX.SCLK.Aligned) using PCLK Clock Input – Figure 3.8 and Figure 3.10<br/>adding for Bank 0, 1, 2, 6, 7;</li> </ul> | | | <ul> <li>newly added the Generic DDRX1 Inputs/Outputs with Clock and Data Centered at Pin (GDDRX1_RX/TX.SCLK.Centered) using PCLK Clock Input – Bank3, 4, 5 – Figure 3.7 and Figure 3.9 section including all its parameters, description, Min/Max value, and unit;</li> </ul> | | | <ul> <li>newly added the Generic DDRX1 Inputs/Outputs with Clock and Data Aligned at<br/>Pin (GDDRX1_RX/TX.SCLK.Aligned) using PCLK Clock Input – Bank3, 4, 5 – Figure 3.8<br/>and Figure 3.10 section including all its parameters, Min/Max values, and unit;</li> </ul> | | | <ul> <li>newly added LPDDR4 and all its related parameters data;</li> </ul> | | | <ul> <li>updated Note 2 contents changing to LVCMOS18, 1.8 V, 8 mA.</li> </ul> | | | • Table 3.33. sysCLOCK PLL Timing (VCC = 1.0 V): | | | <ul> <li>globally updated the Min/Typ./Max values so-far available to all the parameters<br/>and updated conditions accordingly;</li> </ul> | | | <ul> <li>removed mentioning SSC from the f<sub>PFD</sub> conditions;</li> </ul> | | | <ul> <li>moved f<sub>SSC_MOD</sub>, f<sub>SSC_MOD_AMP</sub>, f<sub>SSC_MOD_STEP</sub> parameters and their related information<br/>to the AC Characteristics section;</li> </ul> | | | <ul> <li>newly added two Fractional-N related descriptions to the t<sub>OPJIT</sub> parameter;</li> </ul> | | | <ul> <li>removed t<sub>SPO</sub> and t<sub>RSTREC</sub> parameters from the AC Characteristics section;</li> <li>newly added Note 4.</li> </ul> | | | • Table 3.34. Internal Oscillators (VCC = 1.0 V): | | | <ul> <li>updated Min and Max values for f<sub>CLKHF</sub> symbol;</li> </ul> | | | <ul> <li>removed CLKK from Parameter Description of the f<sub>CLKHF</sub> and f<sub>CLKLF</sub> symbols.</li> </ul> | | | Table 3.36. ADC Specifications: | | | <ul> <li>changed the N<sub>TRACK ADC</sub> Min value to 4;</li> </ul> | | | <ul> <li>changed the ENOB<sub>ADC</sub> Min value to 9.9.</li> </ul> | | | <ul> <li>updated the L<sub>OUTPUT_ADC</sub> condition to Includes minimum tracking time of four cycles.</li> </ul> | | | <ul> <li>changed the INL<sub>ADC</sub> Max value to 2.21;</li> </ul> | | | <ul> <li>changed the SNR<sub>ADC</sub> Min value to 61.9 and Max value to 68;</li> </ul> | | | <ul> <li>changed the SNDR<sub>ADC</sub> Min value to 61.7;</li> </ul> | | | newly added Notes. | | | Table 3.38. DTR Specifications: | | | <ul> <li>updated the condition and the Min/Typ./Max values for DTR<sub>ACCURACY</sub> symbol;</li> </ul> | | | newly added Notes. | | | Table 3.39. Serial Output Timing and Levels: | | | <ul> <li>globally updated the whole table adding new symbols, adding conditions, updating<br/>descriptions, Min/Typ./Max values, and units;</li> </ul> | | | <ul> <li>updated Note 1 adding Fixture de-embedded.</li> </ul> | | | <ul> <li>removed the original Note 3.</li> </ul> | | | Table 3.40. Channel Output Jitter: | | | globally updated the whole table. | | | <ul> <li>removed as it is good enough for 8b10b encoded data from Note 3.</li> </ul> | | | Table 3.41. Serial Input Data Specifications: | | | globally updated the whole table. | | | Table 3.42. Receiver Total Jitter Tolerance Specification: | | | globally updated the whole table. | | | Table 3.43. External Reference Clock Specification for SDQx_REFCLKP/N1: | | | updated the original Table 3.41 splitting it into the current Table 3.43 and the | | | newly-added Table 3.44. | | | Table 3.45. PCIe (2.5 Gbps): A such added BVC as webstand its description, and its description, and its description. | | | <ul> <li>newly added PKG<sub>TX</sub> symbol and its description, condition, Min/Typ./Max value, and</li> </ul> | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | unit. | | | • Table 3.46. PCIe (5 Gbps): | | | <ul> <li>newly added L<sub>TX-SKEW</sub> and L<sub>RX-SKEW</sub> symbols and their descriptions, conditions,<br/>Min/Typ./Max values, and units.</li> </ul> | | | <ul> <li>updated the Max value to 175 and the unit to mV, p-p for V<sub>RX-IDLE-DET-DIFF-PP</sub> symbol.</li> </ul> | | | <ul> <li>Updated the min value to 0.343 for V<sub>RX-DIFF-PP</sub> symbol.</li> </ul> | | | Table 3.47. PCIe (8 Gbps): | | | <ul> <li>newly added V<sub>TX-EIEOS-RS</sub>, T<sub>TX-UTJ</sub>, T<sub>TX-UDJDD</sub>, T<sub>TX-UPW-TJ</sub>, T<sub>TX-UPW-DJDD</sub>, T<sub>TX-DDJD</sub>,</li> <li>T<sub>RX-JTOL-BP-MASK</sub>, T<sub>RX-eye-stress</sub>, z<sub>RX-DIFF-DC</sub> symbols and their descriptions, test conditions,</li> <li>Min/Typ./Max values, and units.</li> </ul> | | | <ul> <li>globally updated the test conditions, Min/Typ./Max values, and units for the rest<br/>symbols.</li> </ul> | | | <ul> <li>removed V<sub>TX-DIFF-PP-LOW</sub>, V<sub>TX-DE-RATIO-3.5dB</sub>, V<sub>TX-DE-RATIO-6dB</sub>, T<sub>MIN-PULSE</sub>, T<sub>TX-RISE-FALL</sub>, T<sub>TX-DJ</sub>,</li> <li>T<sub>RF-MISMATCH</sub>, V<sub>RX-DIFF-PP</sub>, T<sub>RX-RJ-RMS</sub>, T<sub>RX-DJ</sub>, Z<sub>RX-DC</sub>, and V<sub>RX-CM-AC-P</sub> symbols and their related information.</li> </ul> | | | updated Note 3. | | | Table 3.48. SGMII: | | | <ul> <li>updated test conditions and Max values for J<sub>TOL_DET</sub> and J<sub>TOL_TOL</sub> symbols.</li> </ul> | | | newly added Note. | | | Table 3.49. sysCONFIG Port Timing Specifications: | | | <ul> <li>newly added t<sub>ICFG_POR</sub>, f<sub>MCLK_DC</sub>, t<sub>VMC_SLAVE</sub>, t<sub>VMC_MASTER</sub>, t<sub>SCLH_I2C</sub>, t<sub>SCLL_I2C</sub>, t<sub>SU_SDA_I2C</sub>, t<sub>HD_SDA_I3C</sub>, t<sub>HD_SDA_I3C</sub>, t<sub>HD_SDA_I3C</sub>, t<sub>DONE_HIGH</sub> symbols and their parameters, devices, Min/Typ./Max values, and units.</li> </ul> | | | <ul> <li>globally updated the parameter, device, Min/Typ./Max, and unit for the rest<br/>symbols.</li> </ul> | | | <ul> <li>updated the Max value to 30 for t<sub>CO SSO</sub> and t<sub>EN SSO</sub> symbols.</li> </ul> | | | <ul> <li>updated the Min value to 30 for tSU_SDA_I3C and tHD_SDA_I3C symbols.</li> </ul> | | | <ul> <li>removed t<sub>SCLH</sub>, t<sub>SCLL</sub>, t<sub>SU_SDA</sub>, t<sub>HD_SDA</sub>, f<sub>DONE_HIGH</sub>, t<sub>MWC</sub> symbols and their related information.</li> </ul> | | | Table 3.50. JTAG Port Timing Specifications: | | | <ul> <li>updated Min value for t<sub>BTS</sub>, t<sub>BTH</sub>, t<sub>BTRF</sub>, t<sub>BTCRS</sub>, and t<sub>BTCRH</sub> symbols;</li> </ul> | | | <ul> <li>updated Max value for t<sub>BTCO</sub>, t<sub>BTCODIS</sub>, t<sub>BTCOEN</sub>, t<sub>BUTCO</sub>, t<sub>BTUODIS</sub>, and t<sub>BTUPOEN</sub> symbols;</li> </ul> | | | newly added Note. | | Pinout Information | Updated description for ADC_REF and ADC_DP/N in Signal Descriptions. | | Ordering Information | CertusPro-NX Part Number Description: | | | newly added Notes; | | | • removed A = Automotive from Grade. | | | Newly added Figure 6.1. Top Marking Diagram to the Ordering Part Numbers section. | | | Newly added the Commercial ("01A" Die Version) and the Industrial ("01A" Die Version) sections. | #### Revision 0.81, August 2021 | nevision o.o., August 2021 | | | |----------------------------|-------------------------------------------------------------------------------------------------------------------------|--| | Section | Change Summary | | | All | Minor adjustments in formatting across the document. | | | | Changed CertusPro-NX 50k and CertusPro-NX 100k to LFCPNX-50 and LFCPNX-100. | | | Architecture | Updated content in Output Register Block to remove top side support reference. | | | | • Updated Figure 2.19 and Figure 2.21 to add note for IDDRX1 and ODDRX1, respectively. | | | | <ul> <li>Updated notes in Table 2.14 to change SerDes line rate for BFG484 package to</li> </ul> | | | | 5.5 GBps. | | | | <ul> <li>Updated PCIe IP Core document link in Peripheral Component Interconnect Express<br/>(PCIe) section.</li> </ul> | | © 2020-2025 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Section | Change Summary | |----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DC and Switching Characteristics | <ul> <li>Updated LVSTL_I and LVSTL_II to removed note 8 reference in Table 3.13.</li> <li>Updated two rows for f<sub>SSC</sub> in Table 3.33.</li> <li>Updated figure 3.3 to move resistor to the on-chip side.</li> <li>Updated SubLVDSE/SubLVDSEH (Output Only) section content to change Bank 5 and Bank 6 to Bank 6 and Bank 7.</li> </ul> | | Pinout Summary | <ul> <li>Updated table in Signal Descriptions to add PLLCK in PBxxx/LRC_GPLL, PBxxx/LLC_GPLL, and PBxxx/ULC_GPLL and added row for PRxx/URC_GPLLT_IN.</li> <li>Updated pin information for BFG484 in CertusPro-NX Pin Information Summary table.</li> </ul> | #### **Revision 0.80, June 2021** | Section | Change Summary | |---------|----------------------| | All | Preliminary release. | ### Revision 0.70, December 2020 | Section | Change Summary | |---------|------------------| | All | Advance release. | www.latticesemi.com