SCES120H-JULY 1997-REVISED SEPTEMBER 2004 #### **FEATURES** - Member of the Texas Instruments Widebus™ Family - EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) Submicron Process - Output Port Has Equivalent 26- $\Omega$ Series Resistors, So No External Resistors Are Required - Designed to Comply With JEDEC 168-Pin and 200-Pin SDRAM Buffered DIMM Specification - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per JESD 17 - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Package Options Include Plastic Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), and Thin Very Small-Outline (DGV) Packages NOTE: For tape-and-reel order entry, the DGGR package is abbreviated to GR, and the DGVR package is abbreviated #### DESCRIPTION This 16-bit universal bus driver is designed for 1.65-V to 3.6-V $V_{CC}$ operation. # DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection Data flow from A to Y is controlled by the output-enable $(\overline{OE})$ input. The device operates in the transparent mode when the latch-enable $(\overline{LE})$ input is low. When $\overline{LE}$ is high, the A data is latched if the clock (CLK) input is held at a high or low logic level. If $\overline{LE}$ is high, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When $\overline{OE}$ is high, the outputs are in the high-impedance state. The output port includes equivalent $26-\Omega$ series resistors to reduce overshoot and undershoot. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{\text{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH162334 is characterized for operation from -40°C to 85°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus, EPIC are trademarks of Texas Instruments. #### **FUNCTION TABLE** | | INI | PUTS | | OUTPUT | |----|-----|------------|---|-------------------------------| | ŌĒ | LE | CLK | Α | Y | | Н | Χ | Χ | Χ | Z | | L | L | X | L | L | | L | L | X | Н | Н | | L | Н | $\uparrow$ | L | L | | L | Н | $\uparrow$ | Н | Н | | L | Н | L or H | Χ | Y <sub>0</sub> <sup>(1)</sup> | (1) Output level before the indicated steady-state input conditions were established, provided that CLK is high before $\overline{\text{LE}}$ goes high ## LOGIC DIAGRAM (POSITIVE LOGIC) SN74ALVCH162334 ## ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------------|--------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 4.6 | V | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 4.6 | V | | Vo | Output voltage range <sup>(2)(3)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through each V <sub>CC</sub> or GND | | | ±100 | mA | | | | DGG package | | 89 | | | $\theta_{JA}$ | Package thermal impedance <sup>(4)</sup> | DGV package | | 93 | °C/W | | | | DL package | | 94 | | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. ### RECOMMENDED OPERATING CONDITIONS(1) | | | | MIN | MAX | UNIT | |---------------------|------------------------------------|--------------------------------------------|----------------------|--------------------|------| | V <sub>CC</sub> | Supply voltage | | 1.65 | 3.6 | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | $0.65 \times V_{CC}$ | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0. | $35 \times V_{CC}$ | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | | | V <sub>I</sub> | Input voltage | · | 0 | $V_{CC}$ | V | | Vo | Output voltage | | 0 | $V_{CC}$ | V | | | | V <sub>CC</sub> = 1.65 V | | -2 | | | | High lavel autout avenue | V <sub>CC</sub> = 2.3 V | | -6 | A | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 2.7 V | | -8 | mA | | | | V <sub>CC</sub> = 3 V | | -12 | | | | | V <sub>CC</sub> = 1.65 V | | 2 | | | | Low lovel output outront | V <sub>CC</sub> = 2.3 V | | 6 | A | | l <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 2.7 V | | 8 | mA | | | | V <sub>CC</sub> = 3 V | | 12 | | | $\Delta t/\Delta v$ | Input transition rise or fall rate | · | | 10 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. <sup>3)</sup> This value is limited to 4.6 V maximum. <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51. ## SN74ALVCH162334 **16-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS** SCES120H-JULY 1997-REVISED SEPTEMBER 2004 #### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CO | ONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> M | ٩X | UNIT | |----------------------|----------------|--------------------------------------------|----------------------------------------|-----------------|-----------------------|----------------------|-----|------| | | | I <sub>OH</sub> = -100 μA | | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | | | I <sub>OH</sub> = -2 mA | | 1.65 V | 1.2 | | | | | | | I <sub>OH</sub> = -4 mA | | 2.3 V | 1.9 | | | | | $V_{OH}$ | | | | 2.3 V | 1.7 | | | V | | | | $I_{OH} = -6 \text{ mA}$ | | 3 V | 2.4 | | | | | | | I <sub>OH</sub> = -8 mA | | 2.7 V | 2 | | | | | | | I <sub>OH</sub> = -12 mA | | 3 V | 2 | | | | | | | I <sub>OL</sub> = 100 μA | | 1.65 V to 3.6 V | | ( | ).2 | | | | | I <sub>OL</sub> = 2 mA | | 1.65 V | | 0. | 45 | | | | | I <sub>OL</sub> = 4 mA | | 2.3 V | | ( | ).4 | | | V <sub>OL</sub> | | L C A | | 2.3 V | | 0. | 55 | V | | | | $I_{OL} = 6 \text{ mA}$ | | 3 V | | 0. | 55 | | | | | I <sub>OL</sub> = 8 mA | | 2.7 V | | ( | 0.6 | | | | | I <sub>OL</sub> = 12 mA | | 3 V | | ( | 8.0 | | | I <sub>I</sub> | | $V_I = V_{CC}$ or GND | | 3.6 V | | | ±5 | μΑ | | | | V <sub>I</sub> = 0.58 V | | 1.65 V | 25 | | | | | | | V <sub>I</sub> = 1.07 V | | 1.65 V | -25 | | | | | | | V <sub>I</sub> = 0.7 V | | 2.3 V | 45 | | | | | I <sub>I(hold)</sub> | | V <sub>I</sub> = 1.7 V | | 2.3 V | -45 | | | μΑ | | | | V <sub>I</sub> = 0.8 V | | 3 V | 75 | | | | | | | V <sub>I</sub> = 2 V | | 3 V | -75 | | | | | | | V <sub>I</sub> = 0 to 3.6 V <sup>(2)</sup> | | 3.6 V | | ±5 | 00 | | | l <sub>OZ</sub> | | $V_O = V_{CC}$ or GND | | 3.6 V | | ± | 10 | μΑ | | I <sub>CC</sub> | | $V_I = V_{CC}$ or GND, | I <sub>O</sub> = 0 | 3.6 V | | | 40 | μΑ | | $\Delta I_{CC}$ | | One input at V <sub>CC</sub> - 0.6 V, | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | 7 | 50 | μΑ | | | Control inputs | V V or CND | | 221/ | | 5.5 | | | | Ci | Data inputs | $V_I = V_{CC}$ or GND | | 3.3 V | | 6 | | pF | | Co | Outputs | $V_O = V_{CC}$ or GND | | 3.3 V | | 8 | | pF | <sup>(1)</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . (2) This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to #### **TIMING REQUIREMENTS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 through Figure 3) | | | | | V <sub>CC</sub> = | 1.8 V | V <sub>CC</sub> = 2<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = 3<br>± 0.3 | 3.3 V<br>3 V | UNIT | |--------------------|-----------------|-----------------------------|-----------------|-------------------|-------|------------------------------|--------------|-------------------|-------|------------------------------|--------------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>clock</sub> | Clock frequency | | | | (1) | | 150 | | 150 | | 150 | MHz | | | Dulas duration | LE low | | (1) | | 3.3 | | 3.3 | | 3.3 | | 20 | | t <sub>w</sub> | Pulse duration | CLK high or low | | (1) | | 3.3 | | 3.3 | | 3.3 | | ns | | | | Data before CLK↑ | | (1) | | 1.4 | | 1.7 | | 1.5 | | | | $t_{su}$ | Setup time | Data before <del>LE</del> ↑ | CLK high | (1) | | 1.2 | | 1.6 | | 1.3 | | ns | | | | Data before LET | CLK low | (1) | | 1.4 | | 1.5 | | 1.2 | | | | | Hald time | Data after CLK↑ | | (1) | | 0.9 | | 0.8 | | 0.9 | | | | t <sub>h</sub> | Hold time | Data after LE↑ | CLK high or low | (1) | | 1.2 | | 1.1 | | 1.1 | | ns | <sup>(1)</sup> This information was not available at the time of publication. #### **SWITCHING CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 through Figure 3) | PARAMETER | FROM | FROM TO (INPUT) (OUTPUT) | | V <sub>CC</sub> = 1.8 V | | $V_{CC}$ = 2.5 V $\pm$ 0.2 V | | 2.7 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|---------|--------------------------|-----|-------------------------|-----|------------------------------|-----|-------|------------------------------------|-----|------| | | (INPUT) | (001701) | MIN | TYP | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | (1) | | 150 | | 150 | | 150 | | MHz | | | Α | | | (1) | 1 | 3.9 | | 4.5 | 1.1 | 3.9 | | | t <sub>pd</sub> | LE | Υ | | (1) | 1 | 5 | | 6 | 1.3 | 5 | ns | | | CLK | | | (1) | 1 | 4.9 | | 5.4 | 1 | 4.9 | | | t <sub>en</sub> | ŌĒ | Y | | (1) | 1 | 5.4 | | 6.4 | 1.1 | 5.4 | ns | | t <sub>dis</sub> | ŌĒ | Y | | (1) | 1 | 5 | | 5.1 | 1.7 | 5 | ns | <sup>(1)</sup> This information was not available at the time of publication. #### **OPERATING CHARACTERISTICS** $T_A = 25^{\circ}C$ | F | PARAMETER | | TEST ( | CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | $V_{CC} = 3.3 \text{ V}$ | UNIT | |-----------------------------------|---------------|------------------|-------------|------------|-------------------------|-------------------------|--------------------------|------| | | | | | | TYP | TYP | TYP | | | C Dower discinction | aan aaitan aa | Outputs enabled | 0 | f 40 MHz | (1) | 32 | 37 | ρF | | C <sub>pd</sub> Power dissipation | сараспапсе | Outputs disabled | $C_L = 0$ , | f = 10 MHz | (1) | 7 | 11.5 | рг | <sup>(1)</sup> This information was not available at the time of publication. # PARAMETER MEASUREMENT INFORMATION $V_{cc} = 1.8 \text{ V}$ NOTES: A. C<sub>1</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z $_{O}$ = 50 $\Omega$ , $t_{f}$ $\leq$ 2 ns, $t_{f}$ $\leq$ 2 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PL7</sub> and t<sub>PH7</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. Figure 1. Load Circuit and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION $V_{\rm CC}$ = 2.5 V $\pm$ 0.2 V NOTES: A. C<sub>1</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z $_{O}$ = 50 $\Omega$ , $t_{f}$ $\leq$ 2 ns, $t_{f}$ $\leq$ 2 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PL7</sub> and t<sub>PH7</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 2. Load Circuit and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{Q}$ = 50 $\Omega$ , $t_{f} \leq$ 2.5 ns. $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. Figure 3. Load Circuit and Voltage Waveforms www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | 74ALVCH162334VRG4.B | Active | Production | TVSOP (DGV) 48 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VH2334 | | SN74ALVCH162334DL | Active | Production | SSOP (DL) 48 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ALVCH162334 | | SN74ALVCH162334DL.B | Active | Production | SSOP (DL) 48 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ALVCH162334 | | SN74ALVCH162334GR | Active | Production | TSSOP (DGG) 48 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ALVCH162334 | | SN74ALVCH162334GR.B | Active | Production | TSSOP (DGG) 48 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ALVCH162334 | | SN74ALVCH162334VR | Active | Production | TVSOP (DGV) 48 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VH2334 | | SN74ALVCH162334VR.B | Active | Production | TVSOP (DGV) 48 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VH2334 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ALVCH162334GR | TSSOP | DGG | 48 | 2000 | 330.0 | 24.4 | 8.6 | 13.0 | 1.8 | 12.0 | 24.0 | Q1 | | SN74ALVCH162334VR | TVSOP | DGV | 48 | 2000 | 330.0 | 16.4 | 7.1 | 10.2 | 1.6 | 12.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74ALVCH162334GR | TSSOP | DGG | 48 | 2000 | 367.0 | 367.0 | 45.0 | | SN74ALVCH162334VR | TVSOP | DGV | 48 | 2000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74ALVCH162334DL | DL | SSOP | 48 | 25 | 473.7 | 14.24 | 5110 | 7.87 | | SN74ALVCH162334DL.B | DL | SSOP | 48 | 25 | 473.7 | 14.24 | 5110 | 7.87 | ## DGV (R-PDSO-G\*\*) #### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## DGG (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 # DL (R-PDSO-G48) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MO-118 PowerPAD is a trademark of Texas Instruments. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated