









TLV627432 SLVSDH5B - JUNE 2016 - REVISED MARCH 2021

# TLV627432 High Efficiency Buck Converter with Ultra-low Quiescent Current

#### 1 Features

- Input voltage range V<sub>IN</sub> from 2.15 V to 5.5 V
- Output current up to 400 mA
- Very low operational quiescent current
- Up to 90% efficiency at 10-µA output current
- Power save mode operation
- Selectable output voltages
  - Eight voltage options between 1.2 V to 3.3 V
- Output voltage discharge
- Low output voltage ripple
- Automatic transition to no ripple 100% mode
- RF friendly DCS-Control™
- Total solution size < 10 mm<sup>2</sup>
- Small 1.57-mm × 0.88-mm, 8-ball WCSP package

## 2 Applications

- Wearables
- Fitness tracker
- **Smartwatch**
- Health monitoring
- ®Bluetooth low energy, RF4CE, zigbee
- High-efficiency, ultra-low power applications
- **Energy harvesting**

# 3 Description

The TLV627432 is a high efficiency step down converter with ultra low quiescent current of typical



360 nA. The device is optimized to operate with a 2.2-µH inductor and 10-µF output capacitor. The device uses DCS-Control and operates with a typical switching frequency of 1.2 MHz. In Power Save Mode the device extends the light load efficiency down to a load current range of 10 µA and below. The TLV627432 provides an output current of 300 mA. The TLV627432 provides eight programmable output voltages between 1.2 V and 3.3 V selectable by three selection pins. The TLV627432 is optimized to provide a low output voltage ripple and low noise using a small output capacitor. Once the input voltage comes close to the output voltage the device enters the No Ripple 100% mode to prevent an increase of output ripple voltage. In this operation mode, the device stops switching and turns the high side MOSFET switch on.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| TLV627432   | DSBGA (8)              | 1.57 mm × 0.88 mm |

For all available packages, see the orderable addendum at the end of the data sheet.





# **Table of Contents**

| 1 Features1                           | 8.4 Device Functional Modes10                          |
|---------------------------------------|--------------------------------------------------------|
| 2 Applications 1                      | 9 Application and Implementation12                     |
| 3 Description1                        | 9.1 Application Information                            |
| 4 Revision History2                   | 9.2 Typical Application12                              |
| 5 Device Comparison Table3            | 10 Power Supply Recommendations18                      |
| 6 Pin Configuration and Functions4    | 11 Layout19                                            |
| 7 Specifications6                     | 11.1 Layout Guidelines19                               |
| 7.1 Absolute Maximum Ratings6         | 11.2 Layout Example19                                  |
| 7.2 ESD Ratings 6                     | 12 Device and Documentation Support20                  |
| 7.3 Recommended Operating Conditions6 | 12.1 Device Support20                                  |
| 7.4 Thermal Information6              | 12.2 Receiving Notification of Documentation Updates20 |
| 7.5 Electrical Characteristics7       | 12.3 Support Resources20                               |
| 7.6 Timing Requirements8              | 12.4 Trademarks20                                      |
| 7.7 Typical Characteristics8          | 12.5 Electrostatic Discharge Caution20                 |
| 8 Detailed Description9               | 12.6 Glossary20                                        |
| 8.1 Overview9                         | 13 Mechanical, Packaging, and Orderable                |
| 8.2 Functional Block Diagram9         | Information21                                          |
| 8.3 Feature Description9              |                                                        |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (December 2019) to Revision B (March 2021)                            | Page |
|-----------------------------------------------------------------------------------------------|------|
| Updated the numbering format for tables, figures and cross-references throughout the document | 1    |
| Changes from Revision * (June 2016) to Revision A (December 2019)                             | Page |
| First public release of document                                                              | 1    |



# **5 Device Comparison Table**

| T <sub>A</sub> | T <sub>A</sub> PART NUMBER OUTPUT VOLTAGE SETTINGS (VSEL 1 - 3) |                                                        | OUTPUT<br>CURRENT | PACKAGE<br>MARKING |
|----------------|-----------------------------------------------------------------|--------------------------------------------------------|-------------------|--------------------|
| –40°C to 85°C  | TLV627432                                                       | 1.2 V, 1.5 V, 1.8 V, 2.1 V, 2.5 V, 2.8 V, 3.0 V, 3.3 V | 400 mA            | 160322             |



# **6 Pin Configuration and Functions**



Figure 6-1. 8-Pin DSBGA YFP Package (Top View)

**Table 6-1. Pin Functions** 

| PIN         |             | I/O | DESCRIPTION                                                                                                                                                                                                   |  |  |
|-------------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME        | NO          | "0  | DESCRIPTION                                                                                                                                                                                                   |  |  |
| VIN         | A2          | PWR | $V_{\text{IN}}$ power supply pin. Connect the input capacitor close to this pin for best noise and voltage spike suppression. A ceramic capacitor of 4.7 $\mu$ F is required.                                 |  |  |
| SW          | A1          | OUT | The switch pin is connected to the internal MOSFET switches. Connect the inductor to this terminal.                                                                                                           |  |  |
| GND         | B2          | PWR | GND supply pin. Connect this pin close to the GND terminal of the input and output capacitor.                                                                                                                 |  |  |
| vos         | C2          | IN  | Feedback pin for the internal feedback divider network and regulation loop. Discharges V <sub>OUT</sub> when the converter is disabled. Connect this pin directly to the output capacitor with a short trace. |  |  |
| VSEL3       | D2          | IN  | Output voltage selection pins. See Table 6-2 for V <sub>OUT</sub> selection. These pin must be terminated. The pins                                                                                           |  |  |
| VSEL2       | VSEL2 D1 IN |     | can be dynamically changed during operation.                                                                                                                                                                  |  |  |
| VSEL1 C1 IN |             | IN  |                                                                                                                                                                                                               |  |  |
| EN          | B1          | IN  | High level enables the devices, low level turns the device off. The pin must be terminated.                                                                                                                   |  |  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# **Table 6-2. Output Voltage Setting**

| Output Voltage Setting V <sub>OUT</sub> [V] | VSEL Setting |       |       |  |  |
|---------------------------------------------|--------------|-------|-------|--|--|
| TLV627432                                   | VSEL3        | VSEL2 | VSEL1 |  |  |
| 1.2                                         | 0            | 0     | 0     |  |  |
| 1.5                                         | 0            | 0     | 1     |  |  |
| 1.8                                         | 0            | 1     | 0     |  |  |
| 2.1                                         | 0            | 1     | 1     |  |  |
| 2.5                                         | 1            | 0     | 0     |  |  |
| 2.8                                         | 1            | 0     | 1     |  |  |
| 3.0                                         | 1            | 1     | 0     |  |  |
| 3.3                                         | 1            | 1     | 1     |  |  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                            |                           | MIN     | MAX                   | UNIT |
|----------------------------|---------------------------|---------|-----------------------|------|
| Pin voltage <sup>(2)</sup> | VIN                       | -0.3    | 6                     | V    |
|                            | SW                        | -0.3    | V <sub>IN</sub> +0.3V | V    |
|                            | EN, VSEL1-3               | -0.3    | V <sub>IN</sub> +0.3V | V    |
|                            | VOS                       | -0.3    | 3.7                   | V    |
| Operating junction te      | mperature, T <sub>J</sub> | -40 125 |                       | °C   |
| Storage temperature        | T <sub>stg</sub>          | -65     | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|         |                                                                             |                                                                                          | VALUE | UNIT |
|---------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|
|         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                                    | V     |      |
| v (ESD) | V <sub>(ESD)</sub> Electrostatic discharge                                  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin.

## 7.3 Recommended Operating Conditions

|                 |                                |                                       | MIN  | NOM | MAX | UNIT |
|-----------------|--------------------------------|---------------------------------------|------|-----|-----|------|
| V <sub>IN</sub> | Supply voltage V <sub>IN</sub> |                                       | 2.15 |     | 5.5 | V    |
|                 | I Davida a submud aumand       | 5.5V ≥ VIN ≥ (VOUTnom + 0.7V) ≥ 2.15V |      |     | 300 | m 1  |
| IOUT            | Device output current          | 5.5V ≥ VIN ≥ (VOUTnom + 0.7V) ≥ 3V    |      |     | 400 | mA   |
| TJ              | Operating junction temporation | erature range                         | -40  |     | 125 | °C   |

#### 7.4 Thermal Information

|                       |                                              | TLV627432              |      |
|-----------------------|----------------------------------------------|------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | YFP Package<br>(DSBGA) | UNIT |
|                       |                                              | 8 PINS                 |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 103                    | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 1.0                    | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 20                     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.3                    | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 20                     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A                    | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TLV627432

<sup>(2)</sup> All voltage values are with respect to network ground terminal GND.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.5 Electrical Characteristics

 $V_{IN}$  = 3.6V,  $T_A$  = -40°C to 85°C typical values are at  $T_A$  = 25°C (unless otherwise noted)

| P/                     | ARAMETER                                                      | TEST CONDITIONS                                                                                                | MIN      | TYP   | MAX  | UNIT |
|------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------|-------|------|------|
| SUPPLY                 |                                                               |                                                                                                                |          |       |      |      |
|                        | Operating quiescent                                           | EN = V <sub>IN</sub> , I <sub>OUT</sub> = 0μA, V <sub>OUT</sub> = 1.8V, device not switching                   |          | 360   | 1800 | Λ    |
| lα                     | current                                                       | EN = V <sub>IN</sub> , I <sub>OUT</sub> = 0mA, V <sub>OUT</sub> = 1.8V , device switching                      |          | 460   |      | nA   |
| I <sub>SD</sub>        | Shutdown current                                              | EN = GND, shutdown current into V <sub>IN</sub>                                                                |          | 70    | 1000 | nA   |
| V <sub>TH_ UVLO+</sub> | Undervoltage                                                  | Rising V <sub>IN</sub>                                                                                         |          | 2.075 | 2.15 |      |
| V <sub>TH_UVLO-</sub>  | lockout threshold                                             | Falling V <sub>IN</sub>                                                                                        |          | 1.925 | 2    | V    |
| INPUTS (EN, VSEL       | _1-3)                                                         |                                                                                                                | <u>'</u> |       |      |      |
| V <sub>IH TH</sub>     | High level input threshold                                    | $2.2V \le V_{IN} \le 5.5V$                                                                                     |          |       | 1.1  | V    |
| V <sub>IL TH</sub>     | Low level input threshold                                     | $2.2 \text{V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{V}$                                                     | 0.4      |       |      | V    |
| I <sub>IN</sub>        | Input bias Current                                            |                                                                                                                |          | 10    | 25   | nA   |
| POWER SWITCHE          | S                                                             |                                                                                                                |          |       |      |      |
|                        | High side MOSFET on-resistance                                | I - 50-A                                                                                                       |          | 0.45  | 1.12 |      |
| $R_{DS(ON)}$           | Low Side MOSFET on-resistance                                 | I <sub>OUT</sub> = 50mA                                                                                        |          | 0.22  | 0.65 |      |
|                        | High side MOSFET switch current limit                         | $3.0 \text{V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{V}$                                                     | 590      | 650   | 800  | A    |
| ILIMF                  | Low side MOSFET switch current limit                          |                                                                                                                |          | 650   |      | mA   |
| OUTPUT VOLTAGI         | E DISCHARGE                                                   |                                                                                                                |          |       |      |      |
| R <sub>DSCH_VOS</sub>  | MOSFET on-<br>resistance                                      | EN = GND, I <sub>VOS</sub> = -10mA into VOS pin                                                                |          | 30    | 65   | Ω    |
| I <sub>IN_VOS</sub>    | Bias current into VOS pin                                     | EN = V <sub>IN</sub> , V <sub>OUT</sub> = 2V                                                                   |          | 40    | 1010 | nA   |
| AUTO 100% MODE         | TRANSITION                                                    |                                                                                                                |          |       |      |      |
| V <sub>TH_100+</sub>   | Auto 100% Mode<br>leave detection<br>threshold (1)            | Rising V <sub>IN</sub> ,100% Mode is left with V <sub>IN</sub> = V <sub>OUT</sub> + V <sub>TH_100+</sub>       | 150      | 250   | 350  | .,   |
| V <sub>TH_100</sub> -  | Auto 100% Mode<br>enter detection<br>threshold <sup>(1)</sup> | Falling V <sub>IN</sub> , 100% Mode is entered with V <sub>IN</sub> = V <sub>OUT</sub> + V <sub>TH_100</sub> . | 85       | 200   | 290  | mV   |
| OUTPUT                 | •                                                             |                                                                                                                | •        |       |      |      |
|                        | High side softstart switch current limit                      | This was bird                                                                                                  | 80       | 150   | 200  | A    |
| LIM_softstart          | Low side softstart switch current limit                       | EN=low to high                                                                                                 |          | 150   |      | mA   |
|                        | Output voltage range                                          | Output voltages are selected with pins VSEL 1 - 3                                                              | 1.2      |       | 3.3  |      |
|                        | Output voltage                                                | I <sub>OUT</sub> = 10mA, V <sub>OUT</sub> = 1.8V                                                               | -2.5     | 0%    | 2.5  | V    |
| V <sub>OUT</sub>       | accuracy                                                      | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 1.8V                                                              | -2       | 0%    | 2    | 2    |
| <b>V</b> OUT           | DC output voltage load regulation                             | V <sub>OUT</sub> = 1.8V                                                                                        |          | 0.001 |      | %/mA |
|                        | DC output voltage line regulation                             | V <sub>OUT</sub> = 1.8V, I <sub>OUT</sub> = 100mA, 2.5V ≤ V <sub>IN</sub> ≤ 5.0V                               |          | 0     |      | %/V  |

<sup>(1)</sup> V<sub>IN</sub> is compared to the programmed output voltage (V<sub>OUT</sub>). When V<sub>IN</sub>–V<sub>OUT</sub> falls below V<sub>TH\_100-</sub> the device enters 100% Mode by turning the high side MOSFET on. The 100% Mode is exited when V<sub>IN</sub>–V<sub>OUT</sub> exceeds V<sub>TH\_100+</sub> and the device starts switching. The hysteresis for the 100% Mode detection threshold V<sub>TH\_100+</sub> - V<sub>TH\_100-</sub> will always be positive and will be approximately 50 mV(typ)

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



### 7.6 Timing Requirements

 $V_{IN}$  = 3.6V,  $T_J$  = -40°C to 85°C typical values are at  $T_A$  = 25°C (unless otherwise noted)

| PARAMETER                  |                               | TEST CONDITIONS                                                | MIN TYP | MAX  | UNIT |
|----------------------------|-------------------------------|----------------------------------------------------------------|---------|------|------|
| t <sub>ONmin</sub>         | Minimum ON time               | $V_{OUT} = 2.0V$ , $I_{OUT} = 0$ mA                            | 225     |      | ns   |
| t <sub>OFFmin</sub>        | Minimum OFF time              |                                                                | 50      |      | ns   |
| t <sub>Startup_delay</sub> | Regulator start up delay time | From transition EN = low to high until device starts switching | 10      | 25   | ms   |
| t <sub>Softstart</sub>     | Softstart time                | $2.5V \le V_{IN} \le 5.5V$ , EN = $V_{IN}$                     | 700     | 1200 | μs   |

## 7.7 Typical Characteristics



Figure 7-1. Quiescent Current vs Temperature





Figure 7-2. Shutdown Current I<sub>SD</sub> vs Temperature



Figure 7-4. Low-side R<sub>DSON</sub> vs Temperature

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## **8 Detailed Description**

#### 8.1 Overview

The TLV627432 is a high frequency step down converter with ultra low quiescent current. The device operates with a quasi fixed switching frequency typically at 1.2 MHz. Using TI's DCS-Control™ topology the device extends the high efficiency operation area down to a few microamperes of load current during Power Save Mode Operation.

### 8.2 Functional Block Diagram



\* typical 50  $M\Omega$ 

#### 8.3 Feature Description

#### 8.3.1 DCS-Control™

TI's ™DCS-Control (Direct Control with Seamless Transition into Power Save Mode) is an advanced regulation topology, which combines the advantages of hysteretic and voltage mode control. Characteristics of DCS-Control™ are excellent AC load regulation and transient response, low output ripple voltage and a seamless transition between PFM and PWM mode operation. DCS-Control™ includes an AC loop which senses the output voltage (VOS pin) and directly feeds the information to a fast comparator stage. This comparator sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. In order to achieve accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low ESR capacitors.

The DCS-Control™ topology supports PWM (Pulse Width Modulation) mode for medium and high load conditions and a Power Save Mode at light loads. During PWM mode, it operates in continuous conduction mode. The switching frequency is typically 1.2 MHz with a controlled frequency variation depending on the input voltage and load current. If the load current decreases, the converter seamlessly enters Power Save Mode to maintain high efficiency down to very light loads. In Power Save Mode, the switching frequency varies linearly with the load current. Since DCS-Control™ supports both operation modes within one single building block, the

transition from PWM to Power Save Mode is seamless with minimum output voltage ripple. The TLV627432 offers both excellent DC voltage and superior load transient regulation, combined with low output voltage ripple, minimizing interference with RF circuits.

#### 8.3.2 Power Save Mode Operation

In Power Save Mode the device operates in PFM (Pulse Frequency Modulation) that generates a single switching pulse to ramp up the inductor current and recharges the output capacitor, followed by a sleep period where most of the internal circuits are shutdown to achieve lowest operating quiescent current. During this time, the load current is supported by the output capacitor. The duration of the sleep period depends on the load current and the inductor peak current. During the sleep periods, the current consumption of TLV627432 is reduced to 360 nA. This low quiescent current consumption is achieved by an ultra low power voltage reference, an integrated high impedance feedback divider network and an optimized Power Save Mode operation.

#### 8.3.3 Output Voltage Selection

The TLV627432 doesn't require an external resistor divider network to program the output voltage. The device integrates a high impedance feedback resistor divider network that is programmed by the pins VSEL1-3. TLV627432 supports an output voltage range from 1.2 V to 3.3 V. The output voltage is programmed according to Table 6-2. The output voltage can be changed during operation. This can be used for simple dynamic output voltage scaling.

### 8.3.4 Output Voltage Discharge of the Buck Converter

The device provides automatic output voltage discharge when EN is pulled low or the UVLO is triggered. The output of the buck converter is discharged over VOS. Because of this the output voltage will ramp up from zero once the device is enabled again. This is very helpful for accurate start-up sequencing.

#### 8.3.5 Undervoltage Lockout UVLO

To avoid misoperation of the device at low input voltages, an undervoltage lockout is used. The UVLO shuts down the device at a maximum voltage level of 2.0 V. The device will start at a UVLO level of 2.15 V.

#### 8.3.6 Short circuit protection

The TLV627432 integrates a current limit on the high side, as well on the low side MOSFETs to protect the device against overload or short circuit conditions. The peak current in the switches is monitored cycle by cycle. If the high side MOSFET current limit is reached, the high side MOSFET is turned off and the low side MOSFET is turned on until the switch current decreases below the low side MOSFET current limit. Once the low side MOSFET current limit trips, the low side MOSFET is turned off and the high side MOSFET turns on again.

## 8.4 Device Functional Modes

#### 8.4.1 Enable and Shutdown

The device is turned on with EN=high. With EN=low the device enters shutdown. This pin must be terminated.

### 8.4.2 Device Start-up and Softstart

The device has an internal softstart to minimize input voltage drop during start-up. This allows the operation from high impedance battery cells. Once the device is enabled the device starts switching after a typical delay time of 10ms. Then the softstart time of typical 700 µs begins with a reduced current limit of typical 150 mA. When this time passed by the device enters full current limit operation. This allows a smooth start-up and the device can start into full load current. Furthermore, larger output capacitors impact the start-up behaviour of the DC/DC converter. Especially when the output voltage does not reach its nominal value after the typical soft-start time of 700 µs, has passed.

## 8.4.3 Automatic Transition Into No Ripple 100% Mode

Once the input voltage comes close to the output voltage, the DC/DC converter stops switching and enters 100% duty cycle operation. It connects the output  $V_{OUT}$  via the inductor and the internal high side MOSFET switch to the input VIN, once the input voltage  $V_{IN}$  falls below the 100% mode enter threshold,  $V_{TH\_100-}$ . The DC/DC regulator is turned off, switching stops and therefore no output voltage ripple is generated. Since the

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

output is connected to the input, the output voltage follows the input voltage minus the voltage drop across the internal high side switch and the inductor. Once the input voltage increases and trips the 100% mode exit threshold,  $V_{TH\ 100+}$ , the DC/DC regulator turns on and starts switching again. See Figure 8-1 and Figure 9-14.



Figure 8-1. Automatic Transition into 100% Mode

## 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The TLV627432 is a high efficiency step down converter with ultra low quiescent current of typically 360 nA. The device operates with a tiny 2.2-µH inductor and 10-µF output capacitor over the entire recommended operation range. A dedicated measurement set-up is required for the light load efficiency measurement and device quiescent current due to the operation in the sub microampere range. In this range any leakage current in the measurement set-up will impact the measurement results.

### 9.2 Typical Application



Figure 9-1. TLV627432 Typical Application Circuit

#### 9.2.1 Design Requirements

The TLV627432 is a highly integrated DC/DC converter. The output voltage is set via a VSEL pin interface. The design guideline provides a component selection to operate the device within the recommended operating conditions.

Table 9-1 shows the list of components for the Application Characteristic Curves

| Reference | Description                          | Value  | Manufacturer (1)  |
|-----------|--------------------------------------|--------|-------------------|
| TLV627432 | 360nA Iq step down converter         |        | Texas Instruments |
| CIN       | Ceramic capacitor, GRM155R61C475ME15 | 4.7 μF | Murata            |
| COUT      | Ceramic capacitor, GRM155R60J106ME11 | 10 μF  | Murata            |
| L         | Inductor DFE201610C                  | 2.2 µH | Toko              |

Table 9-1. Components for Application Characteristic Curves

(1) See Third-Party Products Disclaimer

#### 9.2.2 Detailed Design Procedure

The first step in the design procedure is the selection of the output filter components. To simplify this process, Table 9-2 outlines possible inductor and capacitor value combinations.

Product Folder Links: TJ V627432

Table 9-2. Recommended LC Output Filter Combinations

| Inductor Value      |       | Output C | Capacitor Value [μF] <sup>(1)</sup> |      |       |
|---------------------|-------|----------|-------------------------------------|------|-------|
| [µH] <sup>(2)</sup> | 4.7µF | 10μF     | 22μF                                | 47μF | 100μF |
| 2.2                 | √     | √(3)     | √                                   | √    |       |

- (1) Capacitance tolerance and bias voltage de-rating is anticipated. The effective capacitance varies by +20% and -50%.
- (2) Inductor tolerance and current de-rating is anticipated. The effective inductance can vary by 20% and -30%.
- (3) Typical application configuration. Other check marks indicate alternative filter combinations.

#### 9.2.2.1 Inductor Selection

The inductor value affects the peak-to-peak ripple current, the PWM-to-PFM transition point, the output voltage ripple and the efficiency. The selected inductor has to be rated for its DC resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher  $V_{IN}$  or  $V_{OUT}$  and can be estimated according to Equation 1.

Equation 2 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current, as calculated with Equation 2. This is recommended because during a heavy load transient the inductor current rises above the calculated value. A more conservative way is to select the inductor saturation current according to the high-side MOSFET switch current limit, I<sub>LIMF</sub>.

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f}$$
 (1)

$$I_{Lmax} = I_{outmax} + \frac{\Delta I_L}{2}$$
 (2)

#### where

- f = switching frequency
- L = inductor value
- $\Delta I_1$  = Peak to Peak inductor ripple current
- I<sub>Lmax</sub> = Maximum Inductor current

The table below shows a list of possible inductors.

Table 9-3. List of Possible Inductors

| INDUCTANCE [µH] | DIMENSIONS [mm <sup>3</sup> ] | INDCUTOR TYPE  | ISAT/DCR     | SUPPLIER         | COMMENT         |
|-----------------|-------------------------------|----------------|--------------|------------------|-----------------|
| 2.2             | 2.0 x 1.6 x 1.0               | DFE201610C     | 1.4 A/170 mΩ | токо             |                 |
| 2.2             | 2.0 × 1.25 × 1.0              | MIPSZ2012D 2R2 | 0.7 A/230 mΩ | FDK              | Efficiency plot |
| 2.2             | 2.0 x 1.2 x 1.0               | 744 797 752 22 | 0.7 A/200 mΩ | Wurth Electronik | Efficiency plot |
| 2.2             | 1.6 x 0.8 x 0.8               | MDT1608-CH2R2M | 0.7 A/300 mΩ | токо             |                 |

## 9.2.2.2 Output Capacitor Selection

The DCS-Control™ scheme of the TLV627432 allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. At light load currents, the converter operates in Power Save Mode and the output voltage ripple is dependent on the output capacitor value. A larger output capacitors can be used reducing the output voltage ripple. The leakage current of the output capacitor adds to the overall quiescent current.

#### 9.2.2.3 Input Capacitor Selection

Because the buck converter has a pulsating input current, a low ESR input capacitor is required for best input voltage filtering to minimize input voltage spikes. For most applications a 4.7-µF input capacitor is sufficient. The

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



input capacitor can be increased without any limit for better input voltage filtering. The leakage current of the input capacitor adds to the overall quiescent current. Table 9-4 shows a selection of input and output capacitors.

**Table 9-4. List of Possible Capacitors** 

| CAPACITANCE [μF] | SIZE | CAPACITOR TYPE    | SUPPLIER |
|------------------|------|-------------------|----------|
| 4.7              | 0402 | GRM155R61C475ME15 | Murata   |
| 10               | 0402 | GRM155R60J106ME11 | Murata   |

## 9.2.3 Application Curves











# 10 Power Supply Recommendations

The power supply must provide a current rating according to the supply voltage, output voltage and output current of the TLV627432.



# 11 Layout

# 11.1 Layout Guidelines

- As for all switching power supplies, the layout is an important step in the design. Care must be taken in board layout to get the specified performance.
- It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short traces for the main current paths.
- The input capacitor should be placed as close as possible to the IC pins VIN and GND. This is the most critical component placement.
- The V<sub>OS</sub> line is a sensitive high impedance line and should be connected to the output capacitor and routed away from noisy components and traces (e.g. SW line) or other noise sources.

### 11.2 Layout Example



Figure 11-1. Recommended PCB Layout



## 12 Device and Documentation Support

### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

DCS-Control<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

YFP0008-C01





## **PACKAGE OUTLINE**

# DSBGA - 0.531 mm max height

DIE SIZE BALL GRID ARRAY



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.





## **EXAMPLE BOARD LAYOUT**

# YFP0008-C01

## DSBGA - 0.531 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).





## **EXAMPLE STENCIL DESIGN**

# YFP0008-C01

## DSBGA - 0.531 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TLV627432YFPR         | Active     | Production    | DSBGA (YFP)   8 | 3000   LARGE T&R      | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | 160322           |
| TLV627432YFPR.B       | Active     | Production    | DSBGA (YFP)   8 | 3000   LARGE T&R      | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | 160322           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Oct-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        |       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV627432YFPR | DSBGA | YFP                | 8 | 3000 | 180.0                    | 8.4                      | 0.98       | 1.68       | 0.59       | 4.0        | 8.0       | Q1               |

PACKAGE MATERIALS INFORMATION

www.ti.com 21-Oct-2023



### \*All dimensions are nominal

| Г | Device Package Type |       | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------------|-------|-----------------|------|------|-------------|------------|-------------|--|
| Г | TLV627432YFPR       | DSBGA | YFP             | 8    | 3000 | 182.0       | 182.0      | 20.0        |  |



DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



#### NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated