



# FULL-FEATURED -48-V HOT SWAP POWER MANAGER

#### **FEATURES**

- Wide Input Supply Range: -20 V to -80 V
- Transient Rating to -100 V
- Programmable Current Limit
- Programmable Current Slew Rate
- Programmable UV/OV Thresholds/Hysteresis
- Debounced Insertion Detection Inputs
- Open-Drain Power Good (PG) Output
- Fault Timer to Eliminate Nuisance Trips
- Open-Drain Fault Output (FAULT)
- Enable Input (EN)
- 14-Pin TSSOP package
- 44-Pin TSSOP Package for Creapage/Clearance

#### **APPLICATIONS**

- -48-V Distributed Power Systems
- Central Office Switching
- Wireless Base Station

#### **DESCRIPTION**

The TPS2392 and TPS2393 integrated circuits are hot swap power managers optimized for use in nominal -48-V systems. They operate with supply voltage ranges from -20-V to -80-V, and are rated to withstand spikes to -100 V. In conjunction with an external N-channel FET and sense resistor, they can be used to enable live insertion of plug-in cards and modules in powered systems. Each device provides load current slew rate control and peak magnitude limiting. Undervoltage and overvoltage shutdown thresholds are easily programmed via a three-resistor divider network. In addition, two active-low, debounced inputs provide plug-in insertion detection. A power good (PG) output enables downstream converters. The TPS2392 and TPS2393 also provide the basic hot swap functions of electrical isolation of faulty cards, filtered protection against nuisance overcurrent trips, and single-line fault reporting. The 44-pin part supports designs where telecomm creepage and clearance requirements must be followed.

The TPS2392 latches off in response to current faults, while the TPS2393 periodically retries the load in the event of a fault.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| TA            | FAULT OPERATION | PACKAGE                   | PART NUMBER |  |  |
|---------------|-----------------|---------------------------|-------------|--|--|
|               | LATCH OFF       | TSSOP (PW)(1)             | TPS2392PW   |  |  |
| 4000 to 0500  | PERIODIC RETRY  | TSSOP (PW) <sup>(1)</sup> | TPS2393PW   |  |  |
| −40°C to 85°C | LATCH OFF       | TSSOP (PW) <sup>(1)</sup> | TPS2392DBT  |  |  |
|               | PERIODIC RETRY  | TSSOP (PW) <sup>(1)</sup> | TPS2393DBT  |  |  |

<sup>(1)</sup> The PW and DBT package is also available taped and reeled. Add an R suffix to the device type (i.e., TPS2392PWR) for quantities of 2,500 per reel.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                          |                                                                              | TPS2392<br>TPS2393 | UNIT |  |
|------------------------------------------|------------------------------------------------------------------------------|--------------------|------|--|
|                                          | UVLO, INSA, INSB, FLTTIME, IRAMP, OVLO, DRAINSNS, GATE, ISENS <sup>(2)</sup> | -0.3 to 15         |      |  |
| Input voltage range, V <sub>I</sub>      | RTN(2)                                                                       |                    | 1    |  |
|                                          | EN(2)(3)                                                                     |                    | V    |  |
| Setset vellere see v                     | FAULT(2)(4)                                                                  | -0.3 to 100        |      |  |
| Output voltage range, VO                 | PG(2)(4)                                                                     |                    |      |  |
|                                          | FAULT                                                                        |                    |      |  |
| Continuous output current                | PG                                                                           | 10                 | mA   |  |
| Operating junction temperature range, TJ | perating junction temperature range, T <sub>J</sub>                          |                    |      |  |
| Storage temperature, T <sub>Stg</sub>    | -65 to 150                                                                   | °C                 |      |  |
| Lead temperature 1,6 mm (1/16 inch) from | ead temperature 1,6 mm (1/16 inch) from case for 10 seconds                  |                    |      |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> All voltages are with respect to -VIN (unless otherwise noted).

<sup>(3)</sup> With 100-k $\Omega$  minimum input series resistance.

<sup>(4)</sup> With 10-k $\Omega$  minimum series resistance.



#### RECOMMENDED OPERATING CONDITIONS

|                                                | MIN | NOM MAX | UNIT |
|------------------------------------------------|-----|---------|------|
| Input supply voltage, –VIN to RTN              | -80 | -20     | V    |
| Operating junction temperature, T <sub>J</sub> | -40 | 85      | °C   |

#### **DISSIPATION RATINGS**

| PACKAGE  | T <sub>A</sub> < 25°C | DERATING FACTOR             | T <sub>A</sub> = 85°C |
|----------|-----------------------|-----------------------------|-----------------------|
|          | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          |
| TSSOP-14 | 750 mW                | 7.5 mW/°C                   | 300 mW                |





#### **ELECTRICAL CHARACTERISTICS**

 $V_{I(-VIN)} = -48 \text{ V with respect to RTN}, \ V_{I(EN)} = 2.8 \text{ V}, \ V_{I(INSA)} = 0 \text{ V}, \ V_{I(UVLO)} = 2.5 \text{ V}, \ V_{I(OVLO)} = 0 \text{ V}, \ V_{I(ISENS)} = 0 \text{ V}, \ \text{all outputs unloaded}, \ T_{A} = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C} \text{ (unless otherwise noted)} (1)(2)$ 

|                    | PARAMETER                                                 | TEST CONDITIONS                                             | MIN   | TYP   | MAX  | UNIT |
|--------------------|-----------------------------------------------------------|-------------------------------------------------------------|-------|-------|------|------|
| INPUT SU           | PPLY                                                      |                                                             |       |       |      |      |
| ICC1               | Owner to a support DTN                                    | V <sub>I(RTN)</sub> = 48 V                                  |       | 1050  | 1500 | ^    |
| I <sub>CC2</sub>   | Supply current, RTN                                       | V <sub>I(RTN)</sub> = 80 V                                  |       | 1350  | 1700 | μА   |
| VUVLO_L            | Internal UVLO threshold, V <sub>IN</sub> rising           | To GATE pull-up                                             | -19   | -16   | -13  | V    |
| VHYS               | Internal UVLO hysteresis                                  |                                                             |       | 200   |      | mV   |
| ENABLE I           | NPUT (EN)                                                 |                                                             |       |       |      |      |
| VTH                | Threshold voltage, V <sub>IN</sub> rising                 | To GATE pull-up                                             | 1.3   | 1.4   | 1.5  | V    |
| ISRC_EN            | EN pin switched pull-up current                           |                                                             | -12   | -10   | -8   | μΑ   |
| UNDERVO            | DLTAGE/OVERVOLTAGE COMPARATORS                            |                                                             |       |       |      |      |
| VTH_UV             | Threshold voltage, V <sub>IN</sub> rising, UVLO           | To GATE pull-up                                             | 1.36  | 1.40  | 1.44 | V    |
| ISRC_UV            | UVLO pin switched pull-up current                         | V <sub>I</sub> (UVLO) = 2.5 V                               | -11.7 | -10.0 | -8.3 | μА   |
| I <sub>I</sub> L   | UVLO low-level input current                              | V <sub>I</sub> (UVLO) = 1 V                                 | -1    |       | 1    | μА   |
| VTH_OV             | Threshold voltage, V <sub>IN</sub> rising, OVLO           | To GATE pull-up                                             | 1.36  | 1.40  | 1.44 | V    |
| ISRC_OV            | OLVO pin switched pull-up current                         | V <sub>I</sub> (OVLO) = 2.5 V                               | -11.7 | -10.0 | -8.3 | μΑ   |
| Iμ                 | OVLO low-level input current                              | V <sub>I</sub> (OVLO) = 1 V                                 | -1    |       | 1    | μΑ   |
| INSERTIO           | N DETECTION                                               |                                                             |       |       |      |      |
| VTH                | Threshold voltage, V <sub>IN</sub> rising, INSA, INSB     | To GATE pull-down                                           | 1.0   | 1.4   | 1.8  | V    |
| ISRC_INSx          | INSA, INSB pin pull-up current                            | V <sub>I</sub> (INSA) = 0 V, V <sub>I</sub> (INSB) = 0 V    | -14   | -11   | -8   | μΑ   |
| t <sub>D_INS</sub> | Insertion delay time, V <sub>IN</sub> falling, INSA, INSB | To GATE pull-up                                             | 1.5   | 2.5   | 4.1  | ms   |
| LINEAR C           | URRENT AMPLIFIER (LCA)                                    |                                                             |       |       |      |      |
| Vон                | High-level output voltage, GATE                           | $V_{I(ISENS)} = 0 \text{ V}, I_{O(GATE)} = -10 \mu\text{A}$ | 11    | 14    | 17   | V    |
| ISINK              | Output sink current, linear mode                          | VI(ISENS) = 80 mV, VO(GATE) = 5 V<br>VO(FLTTIME) = 2 V      |       | 5     | 10   |      |
| IFAULT             | Output sink current, fault shutdown                       | VI(ISENS) = 80 mV, VO(GATE) = 5 V<br>VO(FLTTIME) > 4 V      | 50    | 100   |      | mA   |
| II                 | Input current, ISENS                                      | 0 V < VI(ISENS) < 0.2 V                                     | -1    |       | 1    | μΑ   |
| VREF_K             | Reference clamp voltage                                   | VO(IRAMP) = OPEN                                            | 33    | 40    | 47   |      |
| VIO                | Input offset voltage                                      | VO(IRAMP) = 2 V                                             | -7    |       | 7    | mV   |
| RAMP GE            | NERATOR                                                   |                                                             |       |       |      |      |
| ISRC1              | IRAMP source current, reduced rate turn-on                | VO(IRAMP) = 0.25 V                                          | -850  | -600  | -400 | nA   |
|                    | IDAMD course current in a read insta                      | VO(IRAMP) = 1 V                                             | -11   | -10   | -9   | ^    |
| ISRC2              | IRAMP source current, normal rate                         | VO(IRAMP) = 3 V                                             | -11   | -10   | -9   | μΑ   |
| VOL                | Low-level output voltage, IRAMP                           | V <sub>I</sub> (EN) = 0 V                                   |       |       | 2    | mV   |
| Ay                 | Voltage gain, relative to ISENS                           |                                                             | 9.5   | 10.0  | 10.5 | mV/V |
| OVERLOA            | AD COMPARATOR                                             |                                                             |       |       |      |      |
| VTH_OL             | Current overload threshold, ISENS                         |                                                             | 80    | 100   | 120  | mV   |
| tDLY               | Glitch filter delay time                                  | V <sub>I</sub> (ISENS) = 200 mV                             | 2     | 4     | 7    | μs   |

<sup>(1)</sup> All voltages are with respect to the –VIN terminal, unless otherwise stated.

<sup>(2)</sup> Currents are positive into and negative out of the specified terminals.



#### **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{I(-VIN)} = -48 \text{ V}$  with respect to RTN,  $V_{I(EN)} = 2.8 \text{ V}$ ,  $V_{I(INSA)} = 0 \text{ V}$ ,  $V_{I(UVLO)} = 2.5 \text{ V}$ ,  $V_{I(OVLO)} = 0 \text{ V}$ ,  $V_{I(ISENS)} = 0 \text{ V}$ , all outputs unloaded,  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$  (unless otherwise noted)

|                     | PARAMETER                                    | TEST CONDITIONS                                                                                                               | MIN  | TYP  | MAX  | UNIT |
|---------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| FAULT T             | IMER                                         |                                                                                                                               |      |      |      |      |
| VOL                 | Low-level output voltage, FLTTIME            | V <sub>I</sub> (EN) = 0 V                                                                                                     |      |      | 5    | mV   |
| ICHG                | Charging current, current limit mode         | VI(ISENS) = 80 mV, VO(FLTTIME) = 2 V                                                                                          | -55  | -50  | -45  | μΑ   |
| VFLT                | Fault threshold voltage                      |                                                                                                                               | 3.75 | 4.00 | 4.25 | V    |
| IDSG                | Discharge current, retry mode TPS2393        | V <sub>I</sub> (ISENS) = 80 mV, V <sub>O</sub> (FLTTIME) = 2 V                                                                |      | 0.38 | 0.61 | μΑ   |
| D                   | Output duty cycle TPS2393                    | VI(ISENS) = 80 mV                                                                                                             |      | 1.0% | 1.5% |      |
| IRST                | Discharge current, timer reset mode          | VO(FLTTIME) = 2 V, VI(ISENS) = 0 V                                                                                            |      | 1    |      | mA   |
| POWER               | GOOD SENSING                                 |                                                                                                                               |      |      |      |      |
| VTH                 | DRAINSNS threshold voltage                   |                                                                                                                               | 1.20 | 1.35 | 1.50 | V    |
| ISRC                | DRAINSNS pull-up current                     | VI(DRAINSNS) = 0 V                                                                                                            | -14  | -11  | -8   |      |
| ЮН                  | High-level output leakage current, PG output | $V_{I(EN)} = 0 \text{ V},  V_{O(\overline{PG})} = 65 \text{ V}$                                                               |      |      | 10   | μΑ   |
| R <sub>DS(on)</sub> | Driver on-resistance, PG output              | $V_{I(\underline{ISE}NS)} = 0 \text{ V}, V_{I(\underline{DRAINSNS})} = 0 \text{ V}$<br>$I_{O(\underline{PG})} = 1 \text{ mA}$ |      | 50   | 80   | Ω    |
| FAULT C             | DUTPUT                                       |                                                                                                                               |      |      |      |      |
| ЮН                  | High-level output leakage current, FAULT     | $V_{I(EN)} = 0 \text{ V},  V_{O(\overline{FAULT})} = 65 \text{ V}$                                                            |      |      | 10   | μΑ   |
| R <sub>DS(on)</sub> | Driver on-resistance, FAULT                  | V <sub>I</sub> (( <u>ISENS</u> ) = 80 V, V <sub>O</sub> (FLTTIME) = 5 V<br>I <sub>O</sub> (FAULT) = 1 mA                      |      | 50   | 80   | Ω    |

<sup>(1)</sup> All voltages are with respect to the –VIN terminal, unless otherwise stated.

#### **TERMINAL FUNCTIONS**

| TER      | MINAL |     | l   |                                                                       |
|----------|-------|-----|-----|-----------------------------------------------------------------------|
| NAME     | PW    | DBT | 1/0 | DESCRIPTION                                                           |
| DRAINSNS | 13    | 41  | I   | Sense input for monitoring the load voltage status                    |
| EN       | 5     | 14  | - 1 | Enable input to turn on/off power to the load                         |
| FAULT    | 4     | 13  | 0   | Open-drain, active-low indication of a load fault condition           |
| FLTTIME  | 6     | 15  | I/O | Connection for user-programming of the fault timeout period           |
| GATE     | 10    | 28  | 0   | Gate drive for external N-channel FET                                 |
| INSA     | 2     | 1   | I   | Insertion detection input pin A                                       |
| INSB     | 3     | 7   | I   | Insertion detection input pin B                                       |
| IRAMP    | 7     | 16  | I/O | Programming input for setting the inrush current slew rate            |
| ISENS    | 9     | 27  | I   | Current sense input                                                   |
| OVLO     | 14    | 43  | I   | Voltage sense input for supply overvoltage lockout (OVLO) protection  |
| PG       | 12    | 40  | 0   | Open-drain, active-low indication of load power-good condition        |
| RTN      | 11    | 34  | - 1 | Positive supply input                                                 |
| UVLO     | 1     | 44  | I   | Voltage sense input for supply undervoltage lockout (UVLO) protection |
| -VIN     | 8     | 22  | - 1 | Negative supply input and reference pin                               |

<sup>(2)</sup> Currents are positive into and negative out of the specified terminals.



#### PIN ASSIGNMENTS

**DRAINSNS**: Sense input for monitoring the load voltage status. The DRAINSNS pin determines the load status by sensing the voltage level on the external pass FET drain. DRAINSNS must be pulled low with repect to –VIN (less than 1.35 V typically) to declare a power good condition. This corresponds to a low V<sub>DS</sub> across the FET, indicating that the load voltage has successfully ramped up to the DC input level. DRAINSNS must be connected to the FET drain through a small-signal blocking diode as shown in the typical application diagram. An internal pull-up maintains a high logic level at the pin until overridden by a fully-enhanced external FET.

**EN**: Enable input to turn on/off power to the load. The EN pin is referenced to the –VIN potential of the circuit. When this input is pulled high (above the nominal 1.4-V threshold), and all other input qualifications are met (supply above device undervoltage lockout (UVLO), UVLO pin high and OVLO pin low, INSx pins pulled low) the device enables the GATE output, and begins the ramp of current to the load. When this input is low, the linear current amplifier (LCA) is disabled, and a large pull-down device is applied to the FET gate, disabling power to the load.

**FAULT**: Open-drain, active-low indication of a load fault condition. When the device EN is deasserted, or when enabled and the load current is less than the programmed limit, this output is high impedance. If the device remains in current regulation mode at the expiration of the fault timer, or if a fast-acting overload condition causes greater than 100-mV drop across the sense resistor, the fault is latched, the load is turned off, and the FAULT pin is pulled low (to –VIN). The TPS2392 remains latched off for a fault, and can be reset by cycling either the EN pin or power to the device. The TPS2393 retries the load at approximately a 1% duty cycle.

**FLTTIME**: Connection for user-programming of the fault timeout period. An external capacitor connected from FLTTIME to –VIN establishes the timeout period to declare a fault condtion. This timeout protects against indefinite current sourcing into a faulted load, and also provides a filter against nuisance trips from momentary current spikes or surges. The TPS2392 and TPS2393 define a fault condition as voltage at the ISENS pin at or greater than the 40-mV fault threshold. When a fault condition exists, the timer is active. The devices manage fault timing by charging the external capacitor to the 4-V fault threshold, then subsequently discharging it to reset the timer (TPS2392), or discharging it at approximately 1% the charge rate to establish the duty cycle for retrying the load (TPS2393). Whenever the internal fault latch is set (timer expired), the pass FET is rapidly turned off, and the FAULT output is asserted.

**GATE**: Gate drive for external N–channel FET. When enabled, and the input supply is above the UVLO threshold, the gate drive is enabled and the device begins charging an external capacitor connected to the IRAMP pin. This pin voltage is used to develop the reference voltage at the non-inverting input of the internal LCA. The inverting input is connected to the current sense node, ISENS. The LCA acts to slew the pass FET gate to force the ISENS voltage to track the reference. The reference is internally clamped at 40 mV, so the maximum current that can be sourced to the load is determined by the sense resistor value as IMAX  $\leq$  40 mV/R<sub>SENSE</sub>. Once the load voltage has ramped up to the input dc potential, and current demand drops off, the LCA drives the GATE output to about 14 V to fully enhance the pass FET, completing the low-impedance supply return path for the load.

**INSA**: Insertion detection input pin A. The INSA and INSB inputs work together to provide an insertion detection function for TPS2392 and TPS2393 applications. In order to turn on the FET gate drive (the GATE output), both INSA and INSB must be pulled below the detection threshold, approximatey 1.4 V. Implementations using this feature provide a mechanism for pulling these pins directly to –VIN potential (device ground), eliminating any threshold ambiguity. An on-chip pull-up is provided at each INSx pin; no additional pull-up is needed to hold the pins high during the insertion process. The insertion inputs are debounced with a nominal 2.5-ms filter.

**INSB**: Insertion detection input pin B. See INSA description.

**IRAMP**: Programming input for setting the inrush current slew rate. An external capacitor connected between this pin and –VIN establishes the load current slew rate whenever power to the load is enabled. The device charges the external capacitor to establish the reference input to the LCA. The closed-loop control of the LCA and pass FET acts to maintain the current sense voltage at ISENS at the reference potential. Since the sense voltage is developed as the drop across a resistor, the load current slew rate is set by the voltage ramp rate at the IRAMP pin. When the output is disabled for any reason (e.g., EN deassertion, voltage or current fault, etc.), the capacitor is discharged and held low to initialize it for the next turn-on.



#### **PIN ASSIGNMENTS**

**ISENS**: Current sense input. An external low-value resistor connected between this pin and –VIN is used to feed back current magnitude information to the TPS2392 and TPS2393. There are two internal device thresholds associated with the voltage at the ISENS pin. During ramp-up of the load's input capacitance, or during other periods of excessive demand, the HSPM acts to limit this voltage to 40 mV. Whenever the LCA is in current regulation mode, the capacitor at FLTTIME is charged to activate the timer. If, when the LCA is driving to its supply rail, a fast-acting fault such as a short-circuit, causes the ISENS voltage to exceed 100 mV (the overload threshold), the GATE pin is pulled low rapidly, bypassing the fault timer.

**OVLO**: Voltage sense input for supply overvoltage lockout (OVLO) protection. Overvoltage protection can be achieved by applying a divided down sample of the input supply voltage to this pin. In order to turn on gate drive to the external FET, the OVLO pin must be below the 1.4-V typical threshold, while all other input qualifications are met. If the OVLO pin is raised above this threshold, as with increasing supply voltage, the GATE output is pulled low, interrupting the supply to the load. An internal 10-µA pull-up is switched to this pin when the threshold is exceeded, providing a mechanism for setting the amount of OVLO hysteresis along with the trip threshold.

**PG**: Open-drain, active-low indication of load power good condition. The TPS2392 and TPS2393 devices define power good as the voltage at the DRAINSNS pin below the power good threshold, and the voltage at the IRAMP pin being above 5 V. This assures that full programmed sourcing current is available to the load prior to declaring power good, even with very slow current ramp rates. The additional protection prevents potential discharging of the module bulk capacitance during load turn-on.

**RTN**: Positive supply input for the TPS2392 and TPS2393. For negative voltage systems, the supply pin connects directly to the return node of the input power bus. Internal regulators step down the input voltage to generate the various supply levels used by the TPS2392 and TPS2393.

**UVLO**: Voltage sense input for supply uvervoltage lockout (UVLO) protection. Undervoltage protection can be achieved by applying a divided down sample of the input supply voltage to this pin. In order to turn on the gate drive to the external FET, the UVLO pin must be above the 1.4-V typical threshold, while all other input qualifications are met. If the UVLO pin drops below this threshold, as with decreasing supply voltage, the GATE output is pulled low, interrupting the supply to the load. An internal 10-μA pull–up is switched to this pin when the threshold is exceeded, providing a mechanism for setting the amount of UVLO hysteresis along with the trip threshold.

For proper operation, a minimum 1500-pF capacitor, connected between the UVLO and -VIN pins, is required.

**-VIN**: Negative supply input and reference pin for the TPS2392 and TPS2393. This pin connects directly to the input supply negative rail. The input and output pins and all internal circuitry are referenced to this pin, so it is essentially the GND or VSS pin of the device.





Figure 1. Live Insertion Event –  $V_{IN} = -48 \text{ V}$ 



Figure 3. Turn-On Into Shorted Load



Figure 2. Live Insertion Event –  $V_{IN} = -70 \text{ V}$ 



Figure 4. Turn-On Into Shorted Load (TPS2393)





Figure 5. UVLO Protection, Supply Rising



Figure 6. UVLO Protection Supply Falling



Figure 7. Inertion Detection Function



t - Time - 10 ms / div Figure 8. Load Current Ramp Profiles





t - Time - 50 ms / div

Figure 9. Fault Retry Operation (TPS2393)



Figure 10. Fault Recovery (Large Scale View)



Figure 11. Fault Recovery - Expanded View



Figure 12. PG Output Timing, Voltage Qualified





Figure 13. PG Output Timing, Current Qualified



Figure 14.













Figure 18.



**FAULT LATCH THRESHOLD** vs **AMBIENT TEMPERATURE** 4.25  $V_{I(RTN)} = 48 V$ VFLT - Fault Latch Threshold Voltage - V 4.15 4.05 3.95 3.85 -40 -15 10 35 60 85 T<sub>A</sub> - Ambient Temperature - °C

Figure 20.

12

**UVLO PIN PULL-UP CURRENT** 



#### TYPICAL CHARACTERISTICS

-40

-15

# **VOLTAGE COMPARATOR THRESHOLD AMBIENT TEMPERATURE**



Figure 21.

# **AMBIENT TEMPERATURE** -9.3 V<sub>I</sub>(UVLO) = 2.5 V V<sub>I</sub>(RTN) = 20 V to 48 V ISRC\_UV - Charging Current - µA -9.5 -9.7 -9.9 -10.1-10.3

T<sub>A</sub> - Ambient Temperature - °C Figure 22.

35

60

85

10

#### **INSA PIN INSERTION DELAY TIME**





When a plug-in module or printed circuit card is inserted into a live chassis slot, discharged supply bulk capacitance on the board can draw huge transient currents from the system supplies. Without some form of inrush limiting, these currents can reach peak magnitudes ranging over 100 A, particularly in high-voltage systems. Such large transients can damage connector pins, PCB etch, and plug-in and supply components. In addition, current spikes can cause voltage droops on the power distribution bus, causing other boards in the system to reset.

The TPS2392 and TPS2393 are hot swap power managers that limit current peaks to preset levels, as well as control the slew rate (di/dt) at which charging current ramps to the programmed limit. These devices use an external N-channel pass FET and sense element to provide closed-loop control of current sourced to the load. Input undervoltage lockout (UVLO) and overvoltage lockout (OVLO) functions control automatic turn-on when the input supply voltage is within the specified operational window, otherwise inhibiting card operation by turning off the pass FET. In addition, load power can be controlled with a system logic command via the EN input, allowing electrical isolation of faulty cards from the power bus. Two active-low inputs can be connected to provide card insertion detection. An internal overload comparator provides circuit breaker protection against short-circuits occurring during steady-state (post-turn-on) operation of the card. Load power status is continuously monitored and reported via the PG (powergood) and FAULT outputs.

The TPS2392 and TPS2393 operate directly from the input supply (nominal -48 Vdc rail). The -VIN pin connects to the negative voltage rail, and the RTN pin connects to the supply return. Internal regulators convert input power to the supply levels required by the device circuitry. An input UVLO circuit holds the GATE output low until the supply voltage reaches a nominal 16-V level, regardless of the status of all other control inputs. A block of comparators monitors input supply voltage and other output enable conditions. As shown in Figure 24, the status of these five comparators is AND'd together in order to enable turning on power to the load. Two precision comparators monitor the voltage levels at the UVLO and OVLO pins. Typically, these pins are driven with a divided-down sample of the supply voltage to establish the UVLO and OVLO trip thresholds for the circuit. The UVLO input must be above the internal 1.4-V reference, and the OVLO pin must remain below the reference voltage to enable the load. Both of these inputs are provided with a small, 10- $\mu$ A pull-up source, which is switched to the input pin whenever the associated comparator is tripped. These current sources provide a mechanism for user-programming of the amount of hysteresis for the UVLO and OVLO thresholds.

The same comparator circuit is also available at the EN pin, providing a third precision input. A switched pull-up is also available at this pin for hysteresis programming. Alternatively, this input can be used as a logic enable command, with a nominal 1.4-V logic threshold.

The INSA and INSB pins provide an optional insertion detection function to the hot swap circuit. Both these pins must be pulled low, below 1.0 -V minimum, to enable a load start-up. Internal pull-ups at these inputs maintain a HI logic level (about 6.5 V) at the device pins when floating. This eliminates the need for additional external components to maintain the HI logic level during insertion and extraction events. An external mechanism for pulling these inputs low completes the qualification for turning on power to the load.

Once the device is enabled (internal EN\_A signal asserted), the GATE output pull-down is turned off, and the linear control amplifier (LCA) is enabled. A current source in the ramp generator block begins charging an external capacitor connected between the IRAMP and –VIN pins. The resultant voltage ramp at the IRAMP pin is scaled by a factor of 1/100, and applied to the non-inverting input of the LCA (the VLIM signal). Load current magnitude information at the ISENS pin is applied to the inverting input. This sense voltage is developed by connecting the current sense resistor between ISENS and –VIN. As the external FET begins to conduct, the LCA slews its gate to force the ISENS voltage to track the internal reference (VLIM). Consequently, the load current slew rate tracks the linear voltage ramp at the IRAMP pin, producing a linear di/dt of current to the load.





Figure 24. Block Diagram of PW Package

Under normal load and input supply conditions, this controlled current charges the module's input bulk capacitance up to the input dc voltage level. At this point, the load demand drops off, and the voltage at ISENS decreases. The LCA now drives the GATE output to its supply rail. The 14-V typical output level ensures sufficient overdrive to fully enhance the external FET, while not exceeding the typical 20-V V<sub>GS</sub> rating of common N-channel power MOSFETs.





Figure 25. Block Diagram of DBT Package



Current fault response timing and retry duty cycle are accomplished by the fault timer block in conjunction with an external capacitor connected between the FLTTIME and –VIN pins. Whenever the hot swap controller is in current control mode, such as during inrush limiting at insertion, or in response to excessive demand during operation of the plug-in, the LCA asserts the OVERCURRENT signal shown in Figure 24. This signal starts the charging of the FLTTIME capacitor. If this capacitor charges to the pin's 4-V trip threshold, the fault is latched. A latched fault disables the LCA drive, and turns on a large pull-down device at the GATE output to rapidly turn off the external FET. The fault condition is indicated by turning on the open-drain FAULT output driver. A latched fault also causes discharge of the external capacitors at the IRAMP and FLTTIME pins, in order to reset the hot swap circuit for the next output enable event, if and when conditions permit.

An internal overload comparator (OLC in Figure 24) also monitors the ISENS voltage against a nominal 100-mV threshold. This comparator provides circuit breaker protection against sudden current fault conditions, such as a load short-circuit. The OVERLOAD output of this comparator also drives the fault timer. The timer circuit applies a 4-µs deglitch filter to help reduce nuisance trips. However, if the overload condition exceeds the filter length, the fault is latched, the LCA disabled, and the FET gate rapidly pulled down, bypassing the programmed timeout period.

The  $\overline{PG}$  pin is an open-drain, active-low indication of a load power good status. Load voltage sensing is provided at the DRAINSNS pin. To assert  $\overline{PG}$ , the device must not be in latched current fault status, the DRAINSNS pin must be pulled below the 1.35-V nominal threshold, and the voltage at the IRAMP pin must be greater than approximately 5 V. This last criteria ensures that maximum allowed sourcing current is available to the load before declaring power good. Once all the conditions are met, the  $\overline{PG}$  status is latched on-chip. This prevents instances of momentary current-limit operation (e.g., due to load surges or voltage spikes on the input supply) from propagating through to the  $\overline{PG}$  output. However, if input conditions are not met, or if a persistent load fault does result in fault timeout, the  $\overline{PG}$  latch will be cleared.

Additional details of the ramp generator operation are shown in Figure 25. To enable the generator, the large NMOS device shown in this circuit is turned off. This allows a small current source to charge the external capacitor connected at the IRAMP pin. The voltage ramp on the capacitor actually has two discrete, linear slopes. As shown in Figure 25, current is supplied from either of two sources. An internal comparator monitors the IRAMP voltage level, and selects the appropriate charging rate. Initially at turn-on, when the pin voltage is 0 V, the 600-nA source is selected, to provide a slow turn-on (or reduced-rate) sourcing period. This slow turn-on ensures that the LCA is pulled out of saturation, and is slewing to the voltage at its non-inverting input before normal rate load charging is allowed. This scheme helps reduce or eliminate current steps at the external FET on-threshold. Once the voltage at the IRAMP pin reaches approximately 0.5 V, the SLOW signal is deasserted, and the 10- $\mu$ A source is selected for the remainder of the ramp period.

The IRAMP pin voltage is divided down by a factor of 100, and applied to the non-inverting input of the LCA (see Figure 24). Although the IRAMP capacitor is charged to about 6.5 V, the VLIM reference is clamped at 40 mV. Therefore, current sourced to the load during turn-on is limited to a value given by IMAX  $\leq$  40 mV/R<sub>SENSE</sub>, where R<sub>SENSE</sub> is the value of the external sense resistor. Therefore, both load current maximum slew rate and peak magnitude are easily set with just two external components.



UDG-20117

#### **DETAILED DESCRIPTION**



Figure 26. Ramp Generator Block Details

Note that any condition which causes turn-off of the external FET (EN\_A signal goes low) also causes a rapid discharge of the IRAMP capacitor. In this manner, the soft-start function is automatically reset by the TPS2392 and TPS2393, and ready for the next load enable event.

Fault timer operation is further detailed in Figure 26. As described earlier, the LCA OVERCURRENT output drives the OC input signal shown in Figure 26. Overcurrent fault timing is actually inhibited during the reduced rate (slow turn-on) portion of the IRAMP voltage waveform. However, once the device transitions to the normal rate current ramp ( $V_{O(IRAMP)} \ge 0.5 \text{ V}$ ), the FLTTIME capacitor is charge by the 50- $\mu$ A current source, generating a second voltage ramp at the FLTTIME pin. This voltage is monitored by the two comparators shown in the fault timer block. If this voltage reaches the nominal 4-V comparator threshold, the fault is latched, the GATE pin pulled low rapidly, and the FAULT output asserted. The filtered overload signal (OL) can also set the fault latch. Once a fault is latched, capacitor charging ceases (ON signal deasserted) and the timing capacitor is discharged.

The TPS2392 latches off in response to faults. Once a fault timeout occurs, the RESET signal turns on a large NMOS device to rapidly discharge the external capacitor, resetting the timer for any subsequent device reset. The TPS2392 can be reset only by cycling power to the device, or by cycling the EN input.

In response to a latched fault condition, the TPS2393 enters a fault retry mode, wherein it periodically retries the load to test for continued existence of the fault. In this mode, the FLTTIME capacitor is discharged slowly by a about a 0.4-µA constant-current sink. When the voltage at the FLTTIME pin decays below 0.5 V, the ON signal once again enables the LCA and ramp generator circuits, and a normal turn-on current ramp ensues. Again, during the load charging, the OC signal causes charging of the FLTTIME capacitor until the next delay period elapses. The sequential charging and discharging of the FLTTIME capacitor results in a typical 1% retry duty cycle. If the current-limit fault subsides (GATE pin drives to high-level output), the timing cap is rapidly discharged, duty-cycle operation stops, and the fault latch is reset. For an initial latched fault that was due to an overload condition (i.e., overload comparator response), the latching action causes charging of the timer capacitor, with GATE output already off, to initiate fault retry timing.





Figure 27. Fault Timer Block Operation

Note that because of the timing inhibit during the initial slow ramp period, the duty cycle in practice is slightly greater than the nominal 1% value. However, sourced current during this period peaks at only about one-eighth the maximum limit. The duty cycle of the normal ramp and constant-current periods will be about 1%.

The fault logic within the timer block automatically manages capacitor charge and discharge rates (RESET signal), and the operational status of other device-internal circuits (ON signal). For the TPS2393, the FAULT output remains asserted continuously during retry mode; it is only released if the fault condition clears.



#### setting the sense resistor value

Due to the current–limiting action of the internal LCA, the maximum allowable load current for an implementation is easily programmed by selecting the appropriate sense resistor value. The LCA acts to limit the sense voltage  $V_{I(ISENS)}$  to its internal reference. Once the voltage at the IRAMP pin exceeds approximately 4 V, this limit is the clamp voltage,  $V_{REF}$  K. Therefore, a maximum sense resistor value can be determined from equation (1).

$$R_{SENSE} \le \frac{33 \text{ mV}}{\text{IMAX}} \tag{1}$$

where:

- R<sub>SENSE</sub> is the resistor value
- IMAX is the desired current limit

When setting the sense resistor value, it is important to consider two factors, the minimum current that may be imposed by the TPS2392 or TPS2393, and the maximum load under normal operation of the module. For the first factor, the specification minimum clamp value is used, as seen in equation (1). This method accounts for the tolerance in the sourced current limit below the typical level expected (40 mV/R<sub>SENSE</sub>). (The clamp measurement includes LCA input offset voltage; therefore, this offset does not have to be factored into the current limit again.) Second, if the load current varies over a range of values under normal operating conditions, then the maximum load level must be allowed for by the value of R<sub>SENSE</sub>. One example of this is when the load is a switching converter, or brick, which draws higher input current, for a given power output, when the distribution bus is at the low end of its operating range, with decreasing draw at higher supply voltages. To avoid current-limit operation under normal loading, some margin should be designed in between this maximum anticipated load and the minimum current limit level, or IMAX >  $I_{LOAD(max)}$ , for equation (1).

For example, using a 20-m $\Omega$  sense resistor for a nominal 1-A load application provides a minimum of 650 mA of overhead for load variance/margin. Typical bulk capacitor charging current during turn-on ia 2 A (40 mV/20 m $\Omega$ ).

#### setting the inrush slew rate

The TPS2392/93 devices enable user-programming of the maximum current slew rate during load start-up events. A capacitor tied to the IRAMP pin (C1 in the typical application diagram) controls the di/dt rate. Once the sense resistor value has been established, a value for ramp capacitor C<sub>IRAMP</sub>, in microfarads, can be determined from equation (2).

$$C_{IRAMP} = \frac{11}{100 \times R_{SENSE} \times \left(\frac{di}{dt}\right)_{MAX}}$$
 (2)

where:

- R<sub>SENSE</sub> is the sense resistor value in  $\Omega$
- (di/dt)<sub>MAX</sub> is the desired maximum slew rate in A/s

For example, if the desired slew rate for the typical application shown is 1500 mA/mS, the calculated value for C<sub>IRAMP</sub> is about 3700 pF. Selecting the next larger standard value of 3900 pF (as shown in the diagram) provides some margin for capacitor and sense resistor tolerances.

As described in the Detailed Description section of this datasheet, the TPS2392 and TPS2393 initiate ramp capacitor charging, and consequently, load current di/dt at a reduced rate. This reduced rate applies until the voltage on the IRAMP pin is about 0.5 V. The maximum di/dt rate, as set by equation (2), is effective once the device has switched to the 10-µA charging source.



#### setting the fault timing capacitor

The fault timeout period is established by the value of the capacitor connected to the FLTTIME pin,  $C_{FLT}$ . The timeout period permits riding out spurious current glitches and surges that may occur during operation of the system, and prevents indefinite sourcing into faulted loads swapped into a live system. However, to ensure smooth voltage ramping under all conditions of load capacitance and input supply potential, the minimum timeout should be set to accommodate these system variables. To do this, a rough estimate of the maximum voltage ramp time for a completely discharged plug-in card provides a good basis for setting the minimum timer delay.

Due to the three-phase nature of the load current at turn-on, the load voltage ramp has potentially three distinct phases and is seen by comparing Figure 1 and Figure 2. This profile depends on the relative values of load capacitance, input dc potential, maximum current limit and other factors. The first two phases are characterized by the two different slopes of the current ramp; the third phase, if required to complete load charging, is the constant-current charging at IMAX. Considering the two current ramp phases to be one period at an average di/dt simplifies calculation of the required timing capacitor.

For the TPS2392 and TPS2393, the typical duration of the soft-start ramp period, t<sub>SS</sub>, is given by equation (3).

$$t_{SS} = 1183 \times C_{IRAMP} \tag{3}$$

where:

- t<sub>SS</sub> is the soft-start period in milliseconds, and
- C<sub>IRAMP</sub> is given in μF

During this current ramp period, the load voltage magnitude which is attained is estimated by equation (4).

$$V_{LSS} = \frac{i_{AVG}}{2 \times C_{L} \times C_{IRAMP} \times 100 \times R_{SENSE}} \times (t_{SS})^{2}$$
(4)

where:

- V<sub>LSS</sub> is the load voltage reached during soft-start
- i<sub>AVG</sub> is 3.38 μA for the TPS2392 and TPS2393
- C<sub>L</sub> is the amount of the load capacitance
- t<sub>SS</sub> is the soft-start period, in seconds

The quantity  $i_{AVG}$  in equation (4) is a weighted average of the two charge currents applied to  $C_{IRAMP}$  during turn-on, considering the typical output values.

If the result of equation (4) is larger than the maximum input supply value, then the load can be expected to charge completely during the inrush slewing portion of the insertion event. However, if this voltage is less than the maximum supply input,  $V_{IN(max)}$ , the HSPM transitions to the constant-current charging of the load. The remaining amount of time required at IMAX is determined from equation (5).

$$t_{CC} = \frac{C_{L} \times \left(V_{IN(max)} - V_{LSS}\right)}{\left(\frac{V_{REF\_K(min)}}{R_{SENSE}}\right)}$$
(5)

where:

- t<sub>CC</sub> is the constant-current voltage ramp time, in seconds
- V<sub>REF\_K(min)</sub> is the minimum clamp voltage, 33 mV.



With this information, the minimum recommended value timing capacitor  $C_{FLT}$  can be determined. The delay time needed will be either  $t_{SS}$  or the sum of  $t_{SS}$  and  $t_{CC}$ , according to the estimated time to charge the load. Since fault timing is generated by the constant-current charging of  $C_{FLT}$ , the capacitor value is determined by equation (6) or (7).

$$C_{FLT(min)} = \frac{55 \times t_{SS}}{3.75} \tag{6}$$

$$C_{FLT(min)} = \frac{55 \times (t_{SS} + t_{CC})}{3.75}$$
(7)

where:

- C<sub>FLT(min)</sub> is the recommended capacitor value, in microfarads
- t<sub>SS</sub> is the result of equation (3), in seconds
- t<sub>CC</sub> is the result of equation (5), in seconds

For the typical application example, with the  $100-\mu F$  filter capacitor in front of the dc-to-dc converter, equations (3) and (4) estimate the load voltage ramping to -46 V during the soft-start period. If the module should operate down to -72-V input supply, approximately another 1.58 ms of constant-current charging may be required. Therefore, equation (7) is used to determine  $C_{FLT(min)}$ , and the result is approximately 0.1  $\mu F$ .

#### setting the undervoltage and overvoltage thresholds

The UVLO and OVLO pins can be used to set the undervoltage ( $V_{\rm UV}$ ) and overvoltage ( $V_{\rm OV}$ ) thresholds of the hot swap circuit. When the input supply is below  $V_{\rm UV}$  or above  $V_{\rm OV}$ , the GATE pin is held low, disconnecting power from the load, and deasserting the  $\overline{\rm PG}$  output. When input voltage is within the UV/OV window, the GATE drive is enabled, assuming all other input conditions are valid for turn-on.

Threshold hysteresis is provided via two internal sources which are switched to either pin whenever the corresponding input level exceeds the internal 1.4-V reference. The additional bias shifts the pin voltage in proportion to the external resistance connected to it. This small voltage shift at the device pin is gained up by the external divider to input supply levels.



\*Additional details omitted for clarity. See block diagram on page 15 and 16 for pinout.

UDG-20119

Figure 28. Programming the Undervoltage and Overvoltage Thresholds



The UV and OV thresholds can be individually programmed with a three-resistor divider connected to it as shown in the typical application diagram, and again in Figure 27a. When the desired trip voltages and undervoltage hysteresis have been established for the protected board, the resistor values needed can be determined from the following equations. Generally, the process is simplest by first selecting the top leg of the divider (R1 in the diagram) needed to obtain the threshold hysteresis. This value is calculated from equation (8).

$$R1 = \frac{V_{HYS\_UV}}{10 \,\mu\text{A}} \tag{8}$$

where:

V<sub>HYS</sub> UV is the undervoltage hysteresis value

For example, assume the typical application design targets have been set to undervoltage turn-on at 33 V (input supply rising), turn-off at 31 V (input voltage falling), and overvoltage shutdown at 72 V. Then equation (8) yields R1 = 200 k $\Omega$  for the 2-V hysteresis. Once the value of R1 is selected, it is used to calculate resistors R2 and R3.

$$R2 = \frac{1.4 \times R1}{\left(V_{UV_{\perp}L} - 1.4\right)} \times \left[1 - \frac{V_{UV_{\perp}L}}{\left(V_{OV_{\perp}L} + 10^{-5} \times R1\right)}\right]$$
(9)

R3 = 
$$\frac{1.4 \times R1 \times V_{UV\_L}}{\left(V_{UV\_L} - 1.4\right) \times \left(V_{OV\_L} + 10^{-5} \times R1\right)}$$
(10)

where:

- $\bullet$  V<sub>UV\_L</sub> is the UVLO threshold when the input supply is low; i.e., less than V<sub>UV</sub>
- ullet V<sub>OV\_L</sub> is the OVLO threshold when the input supply is low; .i.e., less than V<sub>OV</sub>

Again referring to the example schematic, equations (9) and (10) produce R2 = 4.909 k $\Omega$  (4.99 k $\Omega$  selected) and R3 = 3.951 k $\Omega$  (3.92 k $\Omega$  selected), as shown. For the selected resistor values, the expected nominal supply thresholds are as shown on the typical application diagram. The hysteresis on the overvoltage threshold, as seen at the supply inputs, is given by the quantity (10  $\mu$ A) \* (R1 + R2). For the majority of applications, this value will be very nearly the same as the UV hysteresis, since typically R1 >> R2.

If more independent control is needed for the OVLO hysteresis, there are several options. One option is to use separate dividers for both the UVLO and OVLO pins, as shown in Figure 27b. In this case, once R1 and R7 have been selected for the required hysteresis per equation (8), the bottom resistors in the dividers (R2 and R8 in Figure 27b) can be found from equation (11).

$$R_{XVLO} = \frac{V_{REF}}{\left(V_{XV\_L} - V_{REF}\right)} \times R_{TOP}$$
(11)

where:

- R<sub>XVI O</sub> is R2 or R8
- R<sub>TOP</sub> is R1 or R7 as appropriate for the threshold being set
- V<sub>XV</sub> <sub>L</sub> is the under (V<sub>UV</sub> <sub>L</sub>) or overvoltage (V<sub>OV</sub> <sub>L</sub>) threshold at the supply input
- V<sub>REF</sub> is either V<sub>TH\_UV</sub> or V<sub>TH\_OV</sub> from the specification table, as required for the resistor being calculated

#### capacitor on UVLO pin

As shown in the typical application diagram, a minimum 1500 pF capacitor is required on the UVLO pin of the TPS2392 or TPS2393. For some systems, it may be desirable to slow down the response of the controller to undervoltage conditions. For example, if frequent voltage dips are anticipated due to other power events in the system, it may be beneficial to delay somewhat the response of the detection circuit. For these situations, the size of the capacitor can be increased accordingly, over the value shown.



#### using the PG output

The  $\overline{PG}$  output is an indication of the load power status.  $\overline{PG}$  is asserted after a load turn-on, once the load voltage has ramped up to the input dc level, as indicated by a small VDS drop across the pass FET. The load voltage is sensed by the DRAINSNS pin, which is connected to the pass FET drain through a small-signal blocking diode. Also, the TPS2392 and TPS2393 first confirm that the full programmed sourcing current (typically 40 mV/R<sub>SENSE</sub>) is available to the load electronics prior to declaring power good. The  $\overline{PG}$  status is latched once the power conditions are met, so that momentary current limiting operation due to input supply transients is not reflected in this output status. This pin can be used to enable downstream converters, provide a visual indication of load power good, or be level-translated or optocoupled to provide status reporting back to the host controller.

When using  $\overline{PG}$  to drive the enable input of a converter, care should be taken not to exceed the manufacturer's maximum voltage ratings for the pin. When asserted, the output driver pulls the  $\overline{PG}$  pin to the –VIN pin potential. Because this status in latched, subsequent current limit operation of the circuit could result in pulling the enable input below the brick's VIN– potential during the fault timeout period. If the brick does not provide an internal clamp on this pin, a diode can be connected as shown in Figure 28 to externally limit the swing below VIN–. In either case, a resistor (R7 in Figure 28) should be used to limit the current pulled from this pin, protecting both the converter and the  $\overline{PG}$  output. R7 should be large enough to limit the  $\overline{PG}$  input current to less than 10 mA, while still allowing the brick enable to be pulled below its maximum  $V_{II}$  threshold.



Figure 29. TPS2392/TPS2393 Active-Low Converter Enable



If the selected converter cannot tolerate any voltage excursions below VIN– potential, an alternative is to drive the enable through an optocoupler. An implementation is shown in Figure 29.



Figure 30. PG Driving An Optocoupler

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TPS2393DBT            | Obsolete | Production    | TSSOP (DBT)   44 | -                     | -    | Call TI                       | Call TI                    | -40 to 85    |              |
| TPS2393PW             | Active   | Production    | TSSOP (PW)   14  | 90   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPS2393      |
| TPS2393PW.A           | Active   | Production    | TSSOP (PW)   14  | 90   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPS2393      |
| TPS2393PWR            | Active   | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPS2393      |
| TPS2393PWR.A          | Active   | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPS2393      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2393PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2393PWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2393PW   | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TPS2393PW.A | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated