









**TRS232E** SLLS791D - JUNE 2007 - REVISED FEBRUARY 2024

# TRS232E Dual RS-232 Driver and Receiver with IEC61000-4-2 Protection

#### 1 Features

- Meets or exceeds TIA/RS-232-F and ITU recommendation V.28
- Operates from a single 5V supply with 1µF chargepump capacitors
- Operates up to 250kbit/s
- Two drivers and two receivers
- ±30V Input levels
- Low supply current: 8mA typical
- ESD protection for RS-232 bus pins
  - ±15-kV Human-body model (HBM)
  - ±8-kV IEC61000-4-2, Contact discharge
  - ±15-kV IEC61000-4-2, Air-gap discharge

### 2 Applications

- TIA/RS-232-F
- Battery-powered systems
- **Terminals**
- Modems
- Computers

### 3 Description

The TRS232E is a dual driver/receiver that includes a capacitive voltage generator to supply TIA/RS-232-F voltage levels from a single 5-V supply. Each receiver converts TIA/RS-232-F inputs to 5V TTL/ CMOS levels. This receiver has a typical threshold of 1.3V, a typical hysteresis of 0.5V, and can accept ±30V inputs. Each driver converts TTL/CMOS input levels into TIA/RS-232-F levels. The driver, receiver, and voltage-generator functions are available as cells in the Texas Instruments LinASIC<sup>™</sup> library.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
|             | SOIC (D, 16)           | 9.9mm x 6mm                 |
| TRS232E     | SOIC (DW, 16)          | 10.4mm x 10.3mm             |
|             | PDIP (N, 16)           | 19.3mm x 9.4mm              |
|             | TSSOP (PW, 16)         | 5mm x 6.4mm                 |

- For more Information, see Section 11. (1)
- The package size (length × width) is a nominal value and includes pins, where applicable.



Logic Diagram (Positive Logic)



## **Table of Contents**

| 1 Features1                                       | 6 Parameter Measurement Information                   |
|---------------------------------------------------|-------------------------------------------------------|
| 2 Applications1                                   | 7 Detailed Description                                |
| 3 Description1                                    | 7.1 Device Functional Modes                           |
| 4 Pin Configuration and Functions3                | 8 Application and Implementation                      |
| 5 Specifications 4                                | 8.1 Application Information10                         |
| 5.1 Absolute Maximum Ratings4                     | 9 Device Documentation and Support1                   |
| 5.2 ESD Ratings4                                  | 9.1 Receiving Notification of Documentation Updates 1 |
| 5.3 Recommended Operating Conditions4             | 9.2 Support Resources1                                |
| 5.4 Thermal Information5                          | 9.3 Trademarks1                                       |
| 5.5 Electrical Characteristics5                   | 9.4 Electrostatic Discharge Caution1                  |
| 5.6 Driver Section: Electrical Characteristics5   | 9.5 Glossary1                                         |
| 5.7 Switching Characteristics5                    | 10 Revision History1                                  |
| 5.8 Receiver Section: Electrical Characteristics6 | 11 Mechanical, Packaging, and Orderable               |
| 5.9 Switching Characteristics6                    | Information1                                          |



## **4 Pin Configuration and Functions**



Figure 4-1. D, DW, N, NS or PW Package (Top View)

**Table 4-1. Pin Functions** 

| PIN              |     | TYPE                          | DESCRIPTION                                            |
|------------------|-----|-------------------------------|--------------------------------------------------------|
| NAME             | NO. | ITPE                          | DESCRIPTION                                            |
| C1+              | 1   | _                             | Positive lead of C1 capacitor                          |
| V <sub>S</sub> + | 2   | 0                             | Positive charge pump output for storage capacitor only |
| C1-              | 3   | _                             | Negative lead of C1 capacitor                          |
| C2+              | 4   | _                             | Positive lead of C2 capacitor                          |
| C2-              | 5   | Negative lead of C2 capacitor |                                                        |
| V <sub>S</sub> - | 6   | 0                             | Negative charge pump output for storage capacitor only |
| DOUT2            | 7   | 0                             | RS232 line data output (to remote RS232 system)        |
| RIN2             | 8   | I                             | RS232 line data input (from remote RS232 system)       |
| ROUT2            | 9   | 0                             | Logic data output (to UART)                            |
| DIN2             | 10  | I                             | Logic data input (from UART)                           |
| DIN1             | 11  | I                             | Logic data input (from UART)                           |
| ROUT1            | 12  | 0                             | Logic data output (to UART)                            |
| RIN1             | 13  | I                             | RS232 line data input (from remote RS232 system)       |
| DOUT1            | 14  | 0                             | RS232 line data output (to remote RS232 system)        |
| GND              | 15  | _                             | Ground                                                 |
| V <sub>CC</sub>  | 16  | _                             | Supply Voltage, Connect to external 5V power supply    |



### **5 Specifications**

### **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                                       |                                           |          |  | MIN                   | MAX                   | UNIT |
|---------------------------------------|-------------------------------------------|----------|--|-----------------------|-----------------------|------|
| V <sub>CC</sub>                       | Input supply voltage range <sup>(2)</sup> |          |  | -0.3                  | 6                     | V    |
| V <sub>S+</sub>                       | Positive output supply voltage range      |          |  | V <sub>CC</sub> - 0.3 | 15                    | V    |
| V <sub>S-</sub>                       | Negative output supply voltage range      |          |  | -0.3                  | -15                   | V    |
| V <sub>I</sub>                        | Input voltage range                       | Driver   |  | -0.3                  | V <sub>CC</sub> + 0.3 | V    |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |                                           | Receiver |  |                       | ±30                   | V    |
| V                                     | Input voltage range  Output voltage range | DOUT     |  | V <sub>S-</sub> - 0.3 | V <sub>S+</sub> + 0.3 | V    |
| Vo                                    | Output voltage range                      | ROUT     |  | -0.3                  | V <sub>CC</sub> + 0.3 | V    |
|                                       | Short-circuit duration                    | DOUT     |  |                       | Unlimited             |      |
| TJ                                    | Operating virtual junction temperature    |          |  |                       | 150                   | °C   |
| T <sub>stg</sub>                      | Storage temperature range                 |          |  | -65                   | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 ESD Ratings

| PARAMETER | TEST CONDITIONS                 | TYP | UNIT |
|-----------|---------------------------------|-----|------|
| DOUT, RIN | НВМ                             | ±15 | kV   |
|           | IEC61000-4-2, Air-Gap Discharge | ±15 | kV   |
|           | IEC61000-4-2, Contact Discharge | ±8  | kV   |

### **5.3 Recommended Operating Conditions**

|                 |                                       |          | MIN | NOM | MAX | UNIT |
|-----------------|---------------------------------------|----------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                        |          | 4.5 | 5   | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage (DIN1, DIN2) |          | 2   |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage (DIN1, DIN2)  |          |     |     | 0.8 | V    |
|                 | Receiver input voltage (RIN1, RIN2)   |          |     |     | ±30 | V    |
| _               |                                       | TRS232EC | 0   |     | 70  | °C   |
| T <sub>A</sub>  | Operating free-air temperature        | TRS232EI | -40 |     | 85  | C    |

<sup>(2)</sup> All voltages are with respect to network GND.

#### 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | D (SOIC) | DW (SOIC) | N (PDIP) | PW (TSSOP) | UNIT |
|-------------------------------|----------------------------------------------|----------|-----------|----------|------------|------|
|                               |                                              | 16 PINS  | 16 PINS   | 16 PINS  | 16 PINS    | UNII |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 84.6     | 71.7      | 60.6     | 107.5      | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 43.5     | 37.4      | 48.1     | 38.4       | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 43.2     | 36.8      | 40.6     | 53.7       | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 10.4     | 13.       | 27.5     | 3.2        | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 42.8     | 36.4      | 40.3     | 53.1       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

#### 5.5 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see (1) and Figure 8-1)

|     | PARAMETER      | Т                 | TEST CONDITIONS                         |  | TYP <sup>(2)</sup> | MAX | UNIT |
|-----|----------------|-------------------|-----------------------------------------|--|--------------------|-----|------|
| Icc | Supply current | $V_{CC} = 5.5V$ , | All outputs open, T <sub>A</sub> = 25°C |  | 8                  | 10  | mA   |

- Test conditions are C1–C4 = 1 $\mu$ F at V<sub>CC</sub> = 5V  $\pm$  0.5V. All typical values are at V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C.

#### 5.6 Driver Section: Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature range<sup>(1)</sup>

| PARAMETER           |                                         |      | TEST CONDI              | TIONS                | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|---------------------|-----------------------------------------|------|-------------------------|----------------------|-----|--------------------|-----|------|
| V <sub>OH</sub>     | High-level output voltage               | DOUT | $R_L = 3k\Omega$ to GND |                      | 5   | 7                  |     | V    |
| V <sub>OL</sub>     | Low-level output voltage <sup>(3)</sup> | DOUT | $R_L = 3k\Omega$ to GND |                      |     | -7                 | -5  | V    |
| r <sub>o</sub>      | Output resistance                       | DOUT | $V_{S+} = V_{S-} = 0,$  | V <sub>O</sub> = ±2V | 300 |                    |     | Ω    |
| I <sub>OS</sub> (4) | Short-circuit output current            | DOUT | V <sub>CC</sub> = 5.5V, | V <sub>O</sub> = 0   |     | ±10                |     | mA   |
| I <sub>IS</sub>     | Short-circuit input current             | DIN  | V <sub>I</sub> = 0      |                      |     |                    | 200 | μA   |

- (1) Test conditions are C1–C4 =  $1\mu$ F at  $V_{CC}$  =  $5V \pm 0.5V$ .
- All typical values are at  $V_{CC} = 5V$  and  $T_A = 25$ °C. (2)
- The algebraic convention, in which the least-positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels only.
- Not more than one output should be shorted at a time.

### 5.7 Switching Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C (see}^{(1)}$ 

|       | PARAMETER                          | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT   |
|-------|------------------------------------|------------------------------------|-----|-----|-----|--------|
| SR    | Driver slew rate                   | $R_L$ = 3kΩ to 7kΩ, See Figure 6-2 |     |     | 30  | V/µs   |
| SR(t) | Driver transition region slew rate | See Figure 6-3                     |     | 3   |     | V/µs   |
|       | Data rate                          | One DOUT switching                 |     | 250 |     | kbit/s |

(1) Test conditions are C1–C4 =  $1\mu$ F at  $V_{CC}$  =  $5V \pm 0.5V$ .

Copyright © 2024 Texas Instruments Incorporated



#### 5.8 Receiver Section: Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature range (1)

|                  | PARAMETER                                       |      |                         | NDITIONS              | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|------------------|-------------------------------------------------|------|-------------------------|-----------------------|-----|--------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                       | ROUT | I <sub>OH</sub> = -1mA  |                       | 3.5 |                    |     | V    |
| V <sub>OL</sub>  | Low-level output voltage <sup>(3)</sup>         | ROUT | I <sub>OL</sub> = 3.2mA |                       |     |                    | 0.4 | V    |
| V <sub>IT+</sub> | Receiver positive-going input threshold voltage | RIN  | V <sub>CC</sub> = 5V,   | T <sub>A</sub> = 25°C |     | 1.7                | 2.4 | V    |
| V <sub>IT</sub>  | Receiver negative-going input threshold voltage | RIN  | V <sub>CC</sub> = 5V,   | T <sub>A</sub> = 25°C | 0.8 | 1.2                |     | V    |
| V <sub>hys</sub> | Input hysteresis voltage                        | RIN  | V <sub>CC</sub> = 5V    |                       | 0.2 | 0.5                | 1   | V    |
| rį               | Receiver input resistance                       | RIN  | V <sub>CC</sub> = 5V,   | T <sub>A</sub> = 25°C | 3   | 5                  | 7   | kΩ   |

- Test conditions are C1–C4 = 1 $\mu$ F at V<sub>CC</sub> = 5V  $\pm$  0.5V. All typical values are at V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C.
- (2)
- The algebraic convention, in which the least-positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels only.

### **5.9 Switching Characteristics**

 $V_{CC}$  = 5 V,  $T_A$  = 25°C (see <sup>(1)</sup> and Figure 6-1)

|                     | Decision representation delegations bright to leave lead outside. |     |    |
|---------------------|-------------------------------------------------------------------|-----|----|
| t <sub>PLH(R)</sub> | Receiver propagation delay time, low- to high-level output        | 500 | ns |
| t <sub>PHL(R)</sub> | Receiver propagation delay time, high- to low-level output        | 500 | ns |

Test conditions are C1–C4 =  $1\mu$ F at  $V_{CC}$  =  $5V \pm 0.5V$ .

#### **6 Parameter Measurement Information**



- A. The pulse generator has the following characteristics:  $Z_0 = 50\Omega$ , duty cycle  $\leq 50\%$ .
- B. C<sub>L</sub> includes probe and jig capacitance.
- C. All diodes are 1N3064 or equivalent.

Figure 6-1. Receiver Test Circuit and Waveforms for t<sub>PHL</sub> and t<sub>PLH</sub> Measurements



- A. The pulse generator has the following characteristics:  $Z_0 = 50\Omega$ , duty cycle  $\leq 50\%$ .
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-2. Driver Test Circuit and Waveforms for t<sub>PHL</sub> and t<sub>PLH</sub> Measurements (5µs Input)





**WAVEFORMS** 

A. The pulse generator has the following characteristics:  $Z_0$  = 50 $\Omega$ , duty cycle ≤ 50%.

Figure 6-3. Test Circuit and Waveforms for  $t_{\text{THL}}$  and  $t_{\text{TLH}}$  Measurements (20 $\mu$ s Input)

## 7 Detailed Description

### 7.1 Device Functional Modes

**Table 7-1. Function Tables: Each Driver** 

| INPUT <sup>(1)</sup><br>DIN | OUTPUT<br>DOUT |  |  |  |  |  |
|-----------------------------|----------------|--|--|--|--|--|
| L                           | Н              |  |  |  |  |  |
| Н                           | L              |  |  |  |  |  |

(1) H = high level, L = low level

Table 7-2. Each Receiver

| INPUT <sup>(1)</sup><br>RIN | OUTPUT<br>ROUT |  |  |  |  |
|-----------------------------|----------------|--|--|--|--|
| L                           | Н              |  |  |  |  |
| Н                           | L              |  |  |  |  |

Product Folder Links: TRS232E

(1) H = high level, L = low level



## 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.



### **8.1 Application Information**



 $<sup>^{\</sup>dagger}$  C3 can be connected to  $V_{CC}$  or GND.

- A. Resistor values shown are nominal.
- B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown. In addition to the  $1\mu$ F capacitors shown, the TRS202E can operate with  $0.1\mu$ F capacitors.

Figure 8-1. Typical Operating Circuit



### 9 Device Documentation and Support

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

LinASIC<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision C (March 2021) to Revision D (February 2024)

Page

Changed the numbering format for tables, figures, and cross-references throughout the document......

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TRS232ECD             | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | TRS232EC     |
| TRS232ECDR            | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | TRS232EC     |
| TRS232ECDWR           | Obsolete | Production    | SOIC (DW)   16  | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | TRS232EC     |
| TRS232ECPWR           | Obsolete | Production    | TSSOP (PW)   16 | -                     | -    | Call TI                       | Call TI                    | 0 to 70      | RU32EC       |
| TRS232EID             | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | TRS232EI     |
| TRS232EIDR            | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | TRS232EI     |
| TRS232EIDWR           | Active   | Production    | SOIC (DW)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRS232EI     |
| TRS232EIDWR.A         | Active   | Production    | SOIC (DW)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRS232EI     |
| TRS232EIN             | Obsolete | Production    | PDIP (N)   16   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | TRS232EIN    |
| TRS232EIPWR           | Obsolete | Production    | TSSOP (PW)   16 | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | RU32EI       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TRS232EIDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 13-May-2025



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TRS232EIDWR | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

## D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated