

# **DUAL OUTPUT BOOST REGULATOR USING SINGLE INDUCTOR**

# **FEATURES**

- 2.5-V to 6-V Input Voltage Range
- Two Outputs Each up to 27 V
- 0.7-A Integrated Switch
- Built-In Power Diode
- 1.2-MHz PWM for WLED Driver
- PFM for OLED Supply
- Individually Programmable Output
- Input to Output Isolation
- Short-Circuit Protection
- Built-In Soft Start
- Overvoltage Protection
- Up to 82% Efficiency
- Up to 30 kHz PWM Dimming Frequency
- Available in a 10 Pin, 3 × 3 mm QFN Package

# **APPLICATIONS**

Clamshell Phone With OLED/LCD Screen

#### DESCRIPTION

The TPS61140/1 is a dual output boost converter IC. It is intended to be configured as a highly integrated power solution providing regulated voltage and current output with one boost converter. This device is ideal for driving the OLED sub display and WLED backlight for the LCD main display in clam shell phones. The voltage and current can be individually programmed through external resistors. There is a dedicated selection pin for each output, so the two can be turned on separately outputs simultaneously. When only the voltage output is enabled, the boost converter is controlled by pulse frequency modulation (PFM) in order to achieve high efficiency over a wide load range. If the current output is selected, the device adopts a 1.2-MHz pulse width modulation control (PWM) method in order to maximize output current. Applying an external PWM signal to the select pin (SELI) reduces the output current thereby allowing WLED dimming.

The TPS61140/1 has a built-in power MOSFET and power diode; thereby, eliminating the needs for any external active power components. In addition, the high switching frequency reduces the external inductor and capacitor sizes. Overall, the IC provides a highly compact solution with high efficiency and plenty of flexibility.

#### TYPICAL APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | OVP<br>(typ) | PACKAGE<br>MARKING |
|----------------|------------------------|--------------|--------------------|
| −40 to 85°C    | TPS61140DRCR           | 28 V         | BCP                |
| −40 to 85°C    | TPS61141DRCR           | 22 V         | BRG                |
| −40 to 85°C    | TPS61140DRCT           | 28 V         | BCP                |
| −40 to 85°C    | TPS61141DRCT           | 22 V         | BRG                |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

# **DEVICE INFORMATION**

# 10 pin 3\*3 mm QFN PACKAGE (TOP VIEW)



# **TERMINAL FUNCTIONS**

| TERMINAL      |      | 1/0 | DESCRIPTION                                                                                                                                                                                                              |  |
|---------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME          | NO.  | I/O | ESCRIPTION                                                                                                                                                                                                               |  |
| VIN           | 5    | I   | The input pin to the IC. It provides the current to the boost regulator output, and also powers the IC circuit. When the Vin voltage is below the undervoltage lockout threshold, the IC turns off and disables outputs. |  |
| GND           | 8    | 0   | The ground of the IC. Connect the input and output capacitors very close to this pin.                                                                                                                                    |  |
| SW            | 6    | I   | This is the switching node of the IC where the PWM switching Is created.                                                                                                                                                 |  |
| IOUT          | 7    | 0   | The output of the constant current supply. It is directly connected to the boost regulator output.                                                                                                                       |  |
| VOUT          | 1    | 0   | The output of the voltage regulator. There is a low dropout linear regulator (LDO) between the lout and Vout pins which regulates the Vout voltage. Turning off the LDO disconnects the Vout from lout.                  |  |
| VFB           | 2    | ı   | The voltage feedback pin for Vout regulation. It is regulated to an internal reference voltage. An external voltage divider connected to this pin programs the output voltage.                                           |  |
| IFB           | 10   | I   | The return path for the lout regulation. The current regulator is connected to this pin, and it can be disabled by opening the current path.                                                                             |  |
| ISET          | 9    | I   | The current output programming pin. The resistor connected to the pin programs the regulated current of the lout pin.                                                                                                    |  |
| SELI,<br>SELV | 4, 3 | I   | Mode selection pins. See Table 1 for details.                                                                                                                                                                            |  |
| Thermal F     | Pad  |     | The thermal pad should be soldered to the analog ground. If possible, use thermal via to connect to ground plane for ideal power dissipation.                                                                            |  |



| Table 1   | TPS61140/1  | mode selection    |
|-----------|-------------|-------------------|
| I able 1. | 11 301170/1 | IIIOUE SEIECIIOII |

| SELV | SELI | Vout        | lout    |  |
|------|------|-------------|---------|--|
| Н    | L    | Enable      | Disable |  |
| L    | Н    | Disable     | Enable  |  |
| Н    | Н    | Enable      | Enable  |  |
| L    | L    | IC Shutdown |         |  |

# **FUNCTIONAL BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                                          | VALUE                        | UNIT |
|----------------------------------------------------------|------------------------------|------|
| Supply voltages on pin VIN <sup>(2)</sup>                | -0.3 to 7                    | V    |
| Voltages on pins SELI, SELV, ISET and VFB <sup>(2)</sup> | -0.3 to 7                    | V    |
| Voltage on pin lout, SW, Vout and IFB <sup>(2)</sup>     | 30                           | V    |
| Continuous power dissipation                             | See Dissipation Rating Table |      |
| Operating junction temperature range                     | -40 to 150                   | °C   |
| Storage temperature range                                | -65 to 150                   | °C   |
| Lead temperature (soldering, 10 sec)                     | 260                          | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.



# **DISSIPATION RATINGS**

| PACKAGE | $R_{	hetaJA}$ | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------|---------------------------------------|---------------------------------------|---------------------------------------|
| QFN (1) | 270°C/W       | 370 mW                                | 204 mW                                | 148 mW                                |
| QFN(2)  | 48.7°C/W      | 2.05 W                                | 1.13 W                                | 821 mW                                |

# RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                 |                                         | MIN | TYP | MAX | UNIT |
|-----------------|-----------------------------------------|-----|-----|-----|------|
| VI              | Input voltage range                     | 2.5 |     | 6   | V    |
| Vo              | Output voltage range                    | VI  |     | 27  | V    |
| L               | Inductor <sup>(1)</sup>                 |     | 10  |     | μН   |
| Ci              | Input capacitor <sup>(1)</sup>          | 4.7 |     |     | μF   |
| C <sub>O1</sub> | Output capacitor on lout <sup>(1)</sup> | 1   | 4.7 |     | μF   |
| C <sub>O2</sub> | Output capacitor on Vout (1)            | 1   |     |     | μF   |
| T <sub>A</sub>  | Operating ambient temperature           | -40 |     | 85  | °C   |
| $T_{J}$         | Operating junction temperature          | -40 |     | 125 | °C   |

<sup>(1)</sup> See Application Section for further information.

# **ELECTRICAL CHARACTERISTICS**

 $V_I = 3.6$  V, SELx = Vin, Rset = 80 k $\Omega$ ,  $V_O = 15$  V,  $V_{IO} = 15$  V,  $T_A = -40^{\circ}$ C to 85°C, typical values are at  $T_A = 25^{\circ}$ C (unless otherwise noted)

| PARAMETER            |                                           | TEST CONDITIONS                                                   | MIN | TYP  | MAX   | UNIT |
|----------------------|-------------------------------------------|-------------------------------------------------------------------|-----|------|-------|------|
| SUPPLY               | Y CURRENT                                 |                                                                   |     |      |       |      |
| VI                   | Input voltage range                       |                                                                   | 2.5 |      | 6     | V    |
|                      | On a setting a suite a contact to the Min | Device not switching                                              | 0.1 |      | 0.125 | A    |
| IQ                   | Operating quiescent current into Vin      | Device PWM switching no load                                      |     |      | 2     | mA   |
| I <sub>Q(lout)</sub> | Operating quiescent current into lout     |                                                                   |     |      | 50    | μΑ   |
| I <sub>SD</sub>      | Shutdown current                          | SELx = GND                                                        |     |      | 1.5   | μΑ   |
| V <sub>UVLO</sub>    | Undervoltage lockout threshold            | Vin falling                                                       |     | 1.65 | 1.8   | V    |
| V <sub>hys</sub>     | Undervoltage lockout hysterisis           |                                                                   |     | 70   |       | mV   |
| ENABL                | E AND SOFT START                          |                                                                   |     |      |       |      |
| V <sub>(selh)</sub>  | SEL logic high voltage                    | Vin = 2.7 V to 6 V                                                | 1.2 |      |       | V    |
| V <sub>(sell)</sub>  | SEL logic low voltage                     | Vin = 2.7 V to 6 V                                                |     |      | 0.4   | V    |
| R <sub>(en)</sub>    | Enable pull down resistor                 |                                                                   | 300 | 700  |       | kΩ   |
| T <sub>off</sub>     | EN pulse width to disable                 | EN high to low                                                    | 40  |      |       | ms   |
| K <sub>ss</sub>      | IFB soft start current steps              |                                                                   |     | 16   |       |      |
| T <sub>ss</sub>      | Soft start time step                      | Measured as clock divider                                         |     | 64   |       |      |
| T <sub>ss_en</sub>   | Soft start enable time                    | Time between falling and rising edges of two adjacent SELI pulses | 40  |      |       | ms   |



# **ELECTRICAL CHARACTERISTICS (Continued)**

 $V_{I}$  = 3.6 V, SELx = Vin, Rset = 80 k $\Omega$ ,  $V_{O}$  = 15 V,  $V_{IO}$  = 15 V,  $T_{A}$  = -40°C to 85°C, typical values are at  $T_{A}$  = 25°C (unless otherwise noted)

|                         | PARAMETER                                     | TEST CONDITIONS                               | MIN   | TYP   | MAX   | UNIT |
|-------------------------|-----------------------------------------------|-----------------------------------------------|-------|-------|-------|------|
| VOLTAGE                 | AND CURRENT CONTROL                           |                                               |       |       |       |      |
| I <sub>FB</sub>         | Voltage feedback input bias current           | V <sub>FB</sub> = 1.229 V                     |       |       | 100   | nA   |
| $V_{FB}$                | Voltage feedback regulation voltage           |                                               | 1.204 | 1.229 | 1.254 | V    |
| V <sub>(ISET)</sub>     | ISET pin voltage                              |                                               | 1.204 | 1.229 | 1.254 | V    |
| K <sub>(ISET)</sub>     | Current multipiler                            | lout/lset                                     | 820   | 900   | 990   |      |
| $V_{(IFB)}$             | IFB Regulation voltage                        |                                               | 300   | 330   | 360   | mV   |
| V <sub>(IFB_L)</sub>    | IFB low threshold <sup>(1)</sup>              |                                               |       | 60    |       | mV   |
| t <sub>sink</sub>       | Current sink settle time                      | Measured from SELx rising edge <sup>(2)</sup> |       |       | 6     | μs   |
| I <sub>lkg</sub>        | IFB pin leakage current                       | IFB voltage = 25 V                            |       |       | 1     | μΑ   |
| V <sub>(delta)</sub>    | lout-Vout regulation threshold                | lout-Vout                                     | 270   | 330   | 380   | mV   |
| V <sub>(delta_l)</sub>  | lout-Vout low threshold <sup>(3)</sup>        |                                               |       | 45    |       | mV   |
| I <sub>(LDO_leak)</sub> | LDO leakage current                           | lout = 25 V, Vout = 0 V                       |       |       | 1     | μΑ   |
| PSRR                    | LDO PSRR                                      | lout-Vout = 330 mV, 2 mA, 20 kHz              |       | 20    |       | dB   |
| POWER S                 | WITCH AND DIODE                               |                                               |       |       |       |      |
| r <sub>DS(on)</sub>     | N-channel MOSFET on-resistance                | V <sub>I</sub> = V <sub>GS</sub> = 3.6 V      |       | 0.6   | 0.9   | Ω    |
| I <sub>(LN_NFET)</sub>  | N-channel leakage current                     | V <sub>DS</sub> = 25 V                        |       |       | 1     | μΑ   |
| V <sub>F</sub>          | Power diode forward voltage                   | Id = 0.7 A                                    |       | 0.83  | 1.0   | V    |
| OC AND                  | OVP                                           |                                               |       |       |       |      |
|                         |                                               | Dual output, V(lout) = 15 V, D = 76%          | 0.75  | 1.0   | 1.26  |      |
| I <sub>LIM</sub>        | N-Channel MOSFET current limit <sup>(4)</sup> | Single output (PFM)                           | 0.30  | 0.35  | 0.40  | Α    |
| 'LIM                    | World Moor ET current mine.                   | Single output (PWM), V(lout) = 15 V, D = 76%  | 0.40  | 0.55  | 0.70  | A    |
| I <sub>(LDO_MAX)</sub>  | LDO max output current                        | lout-Vout = 330 mV                            | 35    |       |       | mA   |
| I <sub>(IFB_MAX)</sub>  | Current sink max output current               | IFB = 330 mV                                  | 35    |       |       | mA   |
|                         | Out a month and the mark and                  | TPS61140                                      | 27    | 28    | 29    | \/   |
| $V_{OVP}$               | Overvoltage threshold                         | TPS61141                                      | 21    | 22    | 23    | V    |
| \/                      | Over valte en la vetava e la                  | TPS61140                                      |       | 550   |       | \/   |
| $V_{OVP(hys)}$          | Overvoltage hysteresis                        | TPS61141                                      |       | 440   |       | mV   |
| PWM AND                 | PFM CONTROL                                   |                                               |       |       |       |      |
| f <sub>S</sub>          | Oscillator frequency                          |                                               | 1     | 1.2   | 1.5   | MHz  |
| D <sub>max</sub>        | Maximum duty cycle                            | PWM, VFB = 1 V                                | 90    | 93    |       | %    |
| t <sub>on_max</sub>     | Maximum on time                               | PFM only                                      |       | 5.7   |       | μs   |
| t <sub>off_min</sub>    | Minimum off time                              | PFM only                                      |       | 413   |       | ns   |
| THERMAL                 | . SHUTDOWN                                    |                                               | •     |       | '     |      |
| T <sub>shutdown</sub>   | Thermal shutdown threshold                    |                                               |       | 160   |       | °C   |
| T <sub>hys</sub>        | Thermal shutdown threshold hysteresis         |                                               |       | 15    |       | °C   |

<sup>(1)</sup> When the IFB pin voltage drops this amount below  $V_{(IFB)}$ , the IFB pin is used as the boost converter feedback if the lout-Vout voltage is in regulation. This only occurs in BOTH-ON mode.

This specification determines the minimum on time required for PWM dimming. Using this specification, the maximum PWM dimming frequency can be calculated from the minimum duty cycle required in the application.

When lout-Vout voltage drops this amount below V<sub>(delta)</sub>, lout-Vout is used as the boost converter feedback input regardless of the IFB

voltage. This only occurs in BOTH-ON mode.

<sup>(4)</sup> Measured with DC current. See APPLICATION INFORMATION for details.



# **TYPICAL CHARACTERISTICS**

# **Table of Graphs**

| TITLE                                      | CONDITIONS                                              | FIGURES      |
|--------------------------------------------|---------------------------------------------------------|--------------|
| K value over current                       | Vin = 3.6 V, Iload = 2 mA to 25 mA                      | Figure 1     |
| OLED efficiency vs load current            | Vin = 3.3 V, 3.6 V and 4 V, Vout = 15 V                 | Figure 2     |
| WLED efficiency vs load current            | Vin = 3.3 V, 3.6 and 4 V, 3 WLED, WLED voltage = 11 V   | Figure 3     |
| WLED efficiency vs load current            | Vin = 3.3 V, 3.6 V and 4 V, 4 WLED, WLED voltage = 15 V | Figure 4     |
| WLED efficiency vs load current            | Vin = 3.3 V, 3.6 V and 4 V, 5 WLED, WLED voltage = 19 V | Figure 5     |
| WLED efficiency vs load current            | Vin = 3.3 V, 3.6 V and 4 V, 6 WLED, WLED voltage = 23 V | Figure 6     |
| OLED load regulation                       | Vin = 3.6 V, lout = 15 V, lload = 2 mA to 20 mA         | Figure 7     |
| OLED line regulation                       | Vin = 3 V to 5 V, lout = 15 V, lload = 10 mA            | Figure 8     |
| OLED ripple voltage waveform               | Vin = 3.6 V, Vout = 15 V, Iload = 20, 2mA               | Figure 9, 10 |
| WLED PWM dimming waveform                  |                                                         | Figure 11    |
| WLED PWM dimming linearity                 | Frequency = 20 kHz and 30 KHz                           | Figure 12    |
| Transition between OLED+WLED and OLED only | 4 WLED and Vout=15V                                     | Figure 13    |
| WLED start up waveform                     |                                                         | Figure 14    |
| OLED start up waveform                     |                                                         | Figure 15    |
| PWM Mode Overcurrent Limit                 | WLED Only                                               | Figure 16    |
| PWM Mode Overcurrent Limit                 | WLED + OLED                                             | Figure 17    |





Figure 2.





Figure 3.



Figure 5.



Figure 4.



Figure 6.







Figure 7.

Figure 8.





Figure 9.

Figure 10.





Figure 11.



Figure 13.



Figure 12.



Figure 14.





Figure 15. Figure 16.





#### **DETAILED DESCRIPTION**

The TPS61140/1 uses a single boost converter to provide pre-regulated power for the device's current output and voltage output. The current output is regulated by a low side current sink connected to the IFB pin, while a low dropout linear regulator (LDO) on the output of the boost regulator provides the voltage output. The LDO is used for its low ripple and fast transient response. The device automatically sets the boost output voltage to minimize power losses of the linear circuits (i.e., the current sink and LDO), and yet provide enough headroom for their dc operation and transient response. Such an implementation takes advantage of the high quality output of linear circuits, while maintaining high efficiency offered by the boost converter.

#### **VOLTAGE OUTPUT MODE**

When only the voltage output is enabled (i.e., SELV high and SELI low), LDO pass element Q2, shown in the block diagram, regulates Vout per the external resistor divider connected to the VFB pin. Current sink Q3 turns off, thereby opening the current path. The boost converter operates in PFM (pulse frequency modulation) mode for high efficiency over a wide load range. Operating in PFM mode, the device turns on the power switch Q1 when the voltage drop across the LDO (i.e.,  $V(I_{OUT})-V_{OUT}$ ) falls below the regulation voltage ( $V_{delta}$ ). The input voltage is applied across the inductor, and its current linearly increases until reaching current limit, upon which Q1 is turned off. At this time, the built-in power diode is then forward biased and releases the inductor energy to the output. After the minimum off time, Q1 is allowed to turn back on again only if the voltage across the LDO is still below the threshold. Otherwise, Q1 stays off to reduce the switching losses and IC quiescent current. The minimum off time ensures discontinuous operation (DCM) in which inductor current always ramps down to zero in each switching cycle. DCM operation is required for feedback loop stability. There is also a maximum Q1 on time which turns off Q1 even if the current is still below the current limiting threshold. By minimizing the voltage drop across the LDO, the LDO maintains high efficiency. For 15V output, the LDO accounts for approximately 2% of efficiency loss.

Because PFM control reduces the switch frequency at light load, the boost regulator produces higher output ripple. Fortunately, the LDO's high PSRR (power supply rejection ratio) attenuates the ripple on the VOUT pin for optimal OLED display performance.

The output voltage of the Vout pin can be programmed by the resistor divider connected to the VFB pin, as shown in the Typical Application.

$$Vout = VFB \times \frac{(R1 + R2)}{R2}$$
 (1)

Where VFB = reference voltage of the VFB pin

#### **CURRENT OUTPUT MODE**

When only the current output is selected (i.e., SELV low and SELI high), the LDO, and therefore VOUT is turned off, and the current sink device Q3, shown in the block diagram, regulates the current output. The boost converter uses fixed frequency PWM control to provide high output current and low output ripple noises. In this mode, the feedback loop regulates the IFB pin to a threshold voltage (V<sub>IFB</sub>), giving current sink circuit minimum headroom to operate and minimizing losses across the current sink circuit.

The regulation current is set by the resistor on the lset pin based on

$$I_{O} = \frac{V_{ISET}}{R_{SET}} \times K_{ISET}$$
 (2)

where

I<sub>O</sub> = output current

 $V_{ISET}$  = Iset pin voltage (1.229V typical)

 $R_{SFT}$  = Iset pin resistor value

 $K_{ISET}$  = current multiplier (900 typical)



# **DETAILED DESCRIPTION (continued)**

#### **BOTH ON MODE**

When both the voltage and current outputs are enabled (i.e., SELV high and SELI high), the boost converter operates in the PWM mode and regulates to the one requiring higher  $I_{OUT}$  pin voltage by choosing the smaller of  $V(I_{OUT})-V_{OUT}$  and  $V_{(IFB)}$  as the feedback signal. For example, if voltage regulation requires higher boost output,  $V(I_{OUT})-V_{OUT}$  is automatically selected as feedback signal for the boost converter. During this time, the IFB pin voltage is higher than its regulation voltage ( $V_{IFB}$ ). However, if the IFB pin voltage drops below its regulation voltage by the IFB low threshold ( $V_{IFB}$ ), the PWM loop switches its feedback path to the IFB pin to ensure the proper operation of current sink circuit. The same operation occurs if the current output requires higher boost output. When both  $V(I_{OUT})-V_{OUT}$  and V(IFB) are below their respective low thresholds, the  $V(I_{OUT})-V_{OUT}$  takes priority as the boost converter's feedback signal.

The overall efficiency in this mode depends on the voltage difference between the current and voltage loads. A large difference reduces the efficiency due to additional power losses across the linear circuits (i.e., either the LDO or current sink circuit).

#### START UP

During start up, two feedback loops for the boost converter and linear regulators, are trying to establish steady state simultaneously. Figure 14 and Figure 15 demonstrate the start up waveform for WLED only and OLED only outputs.

When only the voltage output is enabled, the Vout ramp time is set by the LDO. The LDO uses an internal RC circuit to slow down the startup ramp and limit in-rush current. The boost converter output  $V(I_{OUT})$  ramps up with the LDO output  $V_O$  maintaining a fixed voltage across the LDO. The boost converter charges both C2 and C3 shown in the block diagram, and the peak inductor current is clamped by the overcurrent limit circuitry.

When only the current output is enabled, Q3 control circuitry ramps up the sink current in 16 steps with each step taking 64 clock cycles. This soft start mode makes the current sink loop slower than the boost converter's loop. Therefore, the boost output can only slowly comes up as the current sink circuitry increases its needed voltage. This ensures smooth start up and avoids any in rush current.

Soft start is also important for transitioning from voltage only to both on mode. During transition, soft start slowly adds the load, thereby giving the boost converter enough time to ramp the inductor current and preventing LDO drop out or  $V_O$  voltage dip.

#### OVERVOLTAGE PROTECTION

To prevent the boost output run away as the result of WLED disconnection, there is an overvoltage protection (OVP) circuit which stops the boost converter from switching as soon as its output exceeds the OVP threshold. When the voltage falls below the OVP threshold, the converter resumes switching.

The two OVP options offer the choices to prevent a 25-V rated output capacitor or the internal 30-V FET from breaking down.

# **UNDERVOLTAGE LOCKOUT**

An undervoltage lockout prevents mis-operation of the device for input voltages below 1.65 V (typical). When the input voltage is below the undervoltage threshold, the device remains off and both the boost converter and linear circuit are turned off, providing isolation between input and output.

#### THERMAL SHUTDOWN

An internal thermal shutdown turns off the IC when the typical junction temperature of 160°C is exceeded. The thermal shutdown has a hysteresis of typically 15°C.



# **DETAILED DESCRIPTION (continued)**

# **ENABLE**

Pulling either the SELI or SELV pin low turns off the corresponding output. If both SELI and SELV are low for more than 40 ms, the IC shuts down and consumes less than 1  $\mu$ A current. When only the current output is selected for driving WLED, the SELI pin can be used for PWM brightness dimming. To improve PWM dimming linearity, soft start is disabled if the time between falling and rising edges of two adjacent SELI pulses is less than 40 ms. See APPLICATION INFORMATION for details on PWM dimming.

Each SELx input pin has an internal pull down resistor to disable the device when the pin is floating.



#### **APPLICATION INFORMATION**

#### MAXIMUM OUTPUT CURRENT – PWM CONTROL

The over-current limit in a boost converter limits the maximum input current and thus maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit setting, input voltage, output voltage and efficiency can all change maximum current output. Since current limit clamps peak inductor current, ripple has to be subtracted to derive maximum DC current. The ripple current is a function of switching frequency, inductor value and duty cycle. The following equations take into account of all the above factors for maximum output current calculation.

$$I_{p} = \frac{1}{\left[L \times \left(\frac{1}{V_{iout} + V_{f} - V_{in}} + \frac{1}{V_{in}}\right) \times F_{s}\right]}$$
(3)

where

Ip = inductor peak to peak ripple

L = inductor value

Vf = power diode forward voltage

Fs = Switching frequency

Viout = boost output voltage. It is equal to the higher of either 330 mV + Vout or 330 mV + voltage drop across WLED.

$$lout_max = \frac{Vin \times \left(llim - \frac{l_p}{2}\right) \times \eta}{Viout}$$
(4)

where

lout\_max = Maximum output current of the boost converter

Ilim = overcurrent limit

 $\eta = efficiency$ 

To keep a tight range of the overcurrent limit, The TPS61140/1 uses the Vin and lout pin voltage to compensate for the overcurrent limit variation caused by the slope compensation. However, the current threshold still has residual dependency on the Vin and lout voltage. Use Figure 16 and Figure 17 to identify the typical overcurrent limit in your application, and use  $\pm 25\%$  tolerance to account for temperature dependency and process variations.

The maximum output current can also be limited by the current capability of the LDO and the current sink circuitry. Both are designed to provide maximum 35 mA current regardless of the current capability of the boost converter.

# **MAXIMUM OUTPUT CURRENT - PFM CONTROL**

When only voltage output is selected, the boost operates in PFM mode, and the maximum output current can be calculated as.

$$T_{on} = \frac{L \times I_{lim}}{V_{in}}$$
 (5)

$$T_{\text{off}} = \frac{L \times I_{\text{lim}}}{V_{\text{iout}} + V_f - V_{\text{in}}}$$
(6)

$$I_{out\_max} = \frac{\eta \times I_{lim} \times V_{IN}}{2V_{iout}} \frac{T_{on} + T_{off}}{T_{on} + T_{off\_min}}$$
(7)

 $T_{off min} = minimum off time$ 



#### **APPLICATION INFORMATION (continued)**

To estimate worse case maximum output current, use following conditions

Vin = lowest input voltage

Vf = 1 V

In applications, overcurrent limit  $I_{lim}$  in the PFM mode is typically 60mA higher than the value listed in the ELECTRICAL CHARACTERISTICS which is measured with DC current. In reality, the inductor current ramps pass specification value due to the delay of the overcurrent limit comparator.

The LDO has 35 mA maximum output current, regardless of the current output capability of the boost converter.

#### WLED BRIGHTNESS DIMMING

There are three ways to dynamically change the output current 'on the fly" for WLED dimming. The first method parallels an additional resistor with the ISET pin resistor as shown in Figure 18. The switch, Q1, can change the ISET pin resistance, and therefore, modify the output current. This method is simple, but can only provide limited dimming steps.



Figure 18. Switching In/Out an Additional Resistor to Change Output Current

Alternatively, a PWM dimming signal at the SELI pin will modulate the output current by the duty cycle of the signal. The logic high of the signal turns on the current sink circuit, while the logic low turns it off. This operation creates an averaged dc output current proportional to the duty cycle of the PWM signal. The frequency of the PWM signal must be high enough to avoid flashing of the WLEDs. The soft start of the current sink circuit is disabled during the PWM dimming to improve linearity.

PWM dimming in the audible frequency range can cause audible noises from the inductor and/or output capacitor of the boost converter. A voltage ripple in the audible frequency range causes the output capacitor to vibrate at the same frequency. Because the TPS61140/1 disconnects the WLEDs from the output capacitor when the SELI pin is low, the output capacitor is not discharged by the WLEDs, which reduces the voltage ripple, and potential for audible noise from the output capacitor.

Audible noises from both the inductor and output capacitor can be prevented by using a PWM dimming frequency above or below the audible frequency range. The maximum PWM dimming frequency of the TPS61140/1 is determined by the current settling time (Tisink) which is the time required for the circuit sink circuit to reach steady state after the SELI pin transitions from low to high. The maximum dimming frequency can be calculated by:

$$F_{PWM\_MAX} = \frac{D_{min}}{T_{isink}}$$
(8)

 $D_{min}$  = min duty cycle of the PWM dimming required in the application.

For 20% D<sub>min</sub>, PWM dimming frequency up to 33 kHz is possible, which is above the audible range.

The third method uses an external dc voltage and resistor as shown in Figure 19 to change the ISET pin current, and thus control the output current. The dc voltage can be the output of a filtered PWM signal. The equation to calculate the output current is either

$$I_{WLED} = K_{ISET} \times \left(\frac{1.229}{R_{ISET}} + \frac{1.229 - V_{DC}}{R_{1}}\right) \text{ for DC voltage input}$$
(9)



# **APPLICATION INFORMATION (continued)**

OR

$$I_{WLED} = K_{ISET} \times \left(\frac{1.229}{R_{ISET}} + \frac{1.229 - V_{DC}}{R_1 + 10K}\right) \text{ for PWM signal input}$$
(10)

where  $K_{ISET}$  = current multiplier between the ISET pin current and the IFB pin current.

V<sub>DC</sub>= voltage of the DC voltage source or the DC value of the PWM signal source.



Figure 19. Analog Dimming Uses an External Voltage Source to Control the Output Current

#### **INDUCTOR SELECTION**

Because the selection of the inductor affects the power supply's steady state operation (e.g., efficiency and output ripple), transient behavior and loop stability, the inductor is the most important component in power regulator design. There are three specifications most important to the performance of the inductor, inductor value, DC resistance and saturation current. Considering inductor value alone is not enough.

The inductor's inductance value determines the inductor ripple current. It is generally recommended setting the peak to peak ripple current given by Equation 3 to 30–40% of the dc current. It is a good compromise of power losses and inductor size. For this reason, 10  $\mu$ H inductors are recommended for TPS61140/1. Inductor DC current can be calculated as

$$I_{L\_DC} = \frac{V_{iout} \times I_{out}}{V_{in} \times \eta}$$
(11)

Use the maximum load current and minimum Vin for calculation.

The internal loop compensation for PWM control is optimized for the external component values, including typical tolerances, shown in the typical application circuit. Inductor values can have  $\pm 20\%$  tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20 to 35% from the 0A value depending on how the inductor vendor defines saturation. Using an inductor with a smaller inductance value forces discontinuous PWM operation in which the inductor current ramps down to zero before the end of each switching cycle. It reduces the boost converter's maximum output current, and causes large input voltage ripple. An inductor with larger inductance will reduce the gain and phase margin of the feedback loop, possibly resulting in instability.

Inductor selection is also important for PFM operation. As seen in  $I_{(out\_max)}$  calculation, the maximum output current in PFM mode goes up with the inductor's inductance value. A smaller value inductor, such as 4.7  $\mu$ H, reduces the available output current, while a larger inductor raises the risk of instability by entering continuous operation.

Regulator efficiency is dependent on the resistance of its high current path and switching losses associated with the PWM switch and power diode. Although the TPS61140/1 has optimized the internal switches, the overall efficiency still relies on inductor's DC resistance (DCR); Lower DCR improves efficiency. However, there is a trade off between DCR and inductor size, furthermore, shielded inductors typically have higher DCR than unshielded ones. DCR in range of 150 m $\Omega$  to 350 m $\Omega$  is suitable for applications requiring both on mode. DCR is the range of 250 m $\Omega$  to 450 m $\Omega$  is a good choice for single output application. Table 2 and Table 3 list recommended inductor models.

4.0×4.0×1.8



|                     | •                  |                 |             |                    |  |
|---------------------|--------------------|-----------------|-------------|--------------------|--|
|                     | L<br>(μ <b>H</b> ) | DCR Typ<br>(mΩ) | Isat<br>(A) | SIZE<br>(L×W×H mm) |  |
| TDK                 |                    |                 |             |                    |  |
| VLF3012AT-100MR49   | 10                 | 360             | 0.49        | 2.8×3.0×1.2        |  |
| VLCF4018T-100MR74-2 | 10                 | 163             | 0.74        | 4.0×4.0×1.8        |  |
| Sumida              |                    |                 |             |                    |  |
| CDRH2D11/HP         | 10                 | 447             | 0.52        | 3.2×3.2×1.2        |  |

**Table 2. Recommended Inductors for Single Output** 

Table 3. Recommended Inductors for Both-On Mode

230

0.84

10

|                     | L<br>(μ <b>H</b> ) | DCR Typ<br>(mΩ) | Isat<br>(A) | SIZE<br>(L×W×H mm) |
|---------------------|--------------------|-----------------|-------------|--------------------|
| TDK                 |                    |                 |             |                    |
| VLCF4018T-100MR74-2 | 10                 | 163             | 0.74        | 4X4.0X1.8          |
| VLF4012AT-100MR79   | 10                 | 300             | 0.85        | 3.5X3.7X1.2        |
| Sumida              |                    |                 |             |                    |
| CDRH3D16/HP         | 10                 | 230             | 0.84        | 4X4.0X1.8          |
| CDRH4D11/HP         | 10                 | 340             | 0.85        | 4.8X4.8X1.2        |

#### INPUT AND OUTPUT CAPACITOR SELECTION

CDRH3D16/HP

The output capacitor is mainly selected to minimize the output ripple from the converter. This ripple voltage is the sum of the ripple caused by the capacitor's capacitance and its equivalent series resistance (ESR). Assuming fixed frequency PWM operation and a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by

$$C_{out} = \frac{\left(V_{iout} - V_{in}\right)I_{out}}{V_{iout} \times Fs \times V_{ripple}}$$
(12)

 $V_{ripple}$  = Peak-to-peak output ripple.

For  $V_1$  = 3.6 V,  $V_0$  = 20 V, and  $F_s$  = 1.2 MHz, 0.1% ripple (20 mV) would require 4.7- $\mu$ F capacitor. For this value, ceramic capacitors are the best choice for its size, cost and availability.

The additional output ripple component caused by ESR is calculated using:

$$V_{\text{(ripple ESR)}} = I_{\text{out}} \times R_{\text{(ESR)}}$$

 $V_{(ripple\_ESR)}$  can be neglected for ceramic capacitors due to their low ESR, but must be considered if tantalum or electrolytic capacitors are used.

During a load transient, the capacitor at the output of the boost converter has to supply or absorb additional current before the inductor current ramps up the steady state value. Larger capacitors always help to reduce the voltage over and under shoot during a load transient. A larger capacitor also helps improve loop stability. When the OLED output is enabled, a load transient disturbs the output of the boost converter when the WLED output is enabled or disabled. Although the LDOs PSRR (power supply rejection ratio) reduces the disturbance propagated to the  $V_{\rm O}$ , additional capacitance may be needed if a high precision OLED voltage is required. For its stability, the LDO requires a minimum output capacitance (C3 in the block diagram) of 1  $\mu$ F. Additional capacitance improves the LDO's PSRR for low frequency noises.

Care must be taken when evaluating a ceramic capacitors derating due to applied dc voltage, aging and over frequency. For example, larger form factor capacitors (in 1206 size) have their self resonant frequencies in the range of the TPS61140/1's switching frequency. So the effective capacitance is significantly lower. Therefore, it may be necessary to use small capacitors in parallel instead of one large capacitor.

The popular vendors for high value ceramic capacitors are:

TDK (http://www.component.tdk.com/components.php)



Murata (http://www.murata.com/cap/index.html)

**Table 4. Recommended Input and Output Capacitors** 

|                    | Capacitance (μF) | Voltage (V) | Case |
|--------------------|------------------|-------------|------|
| TDK                |                  |             |      |
| C3216X5R1E475K     | 4.7              | 25          | 1206 |
| C2012X5R1E105K     | 1                | 25          | 805  |
| C1005X5R0J105K     | 1                | 6.3         | 402  |
| Murata             |                  |             |      |
| GRM319R61E475KA12D | 4.7              | 25          | 1206 |
| GRM216R61E105KA12D | 1                | 25          | 805  |
| GRM155R60J105KE19D | 1                | 6.3         | 402  |

#### LAYOUT CONSIDERATION

As for all switching power supplies, especially those providing high current and using high switching frequencies, layout is an important design step. If layout is not carefully done, the regulator could show instability as well as EMI problems. Therefore, use wide and short traces for high current paths. The input capacitor needs not only to be close to the Vin pin, but also to the GND pin in order to reduce the input ripple seen by the IC. The Vin and SW pins are conveniently located on the edges of the IC, therefore the inductor can be placed close to the IC. The output capacitor needs to be placed near the load to minimize ripple and maximize transient performance.

It is also beneficial to have the ground of the output capacitor close to the GND pin since there will be large ground return current flowing between them. When laying out signal ground, it is recommended to use short traces separated from power ground traces, and connect them together at a single point.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| TPS61140DRCR          | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BCP          |
| TPS61140DRCR.B        | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BCP          |
| TPS61140DRCT          | Active | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BCP          |
| TPS61140DRCT.B        | Active | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BCP          |
| TPS61141DRCR          | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BRG          |
| TPS61141DRCR.B        | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BRG          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61140DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61140DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61141DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 3-Jun-2022



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS61140DRCR | VSON         | DRC             | 10   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS61140DRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS61141DRCR | VSON         | DRC             | 10   | 3000 | 356.0       | 356.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated