

# **Hardware Design Checklist**

#### 1.0 INTRODUCTION

This document provides a hardware design checklist for the Microchip KSZ8061MNX. These checklist items should be followed when utilizing the KSZ8061MNX in a new design. A summary of these items is provided in Section 9.0, "Hardware Checklist Summary," on page 9. Detailed information on these subjects can be found in the corresponding section:

- · Section 2.0, "General Considerations"
- · Section 3.0, "Power"
- · Section 4.0, "Ethernet Signals"
- · Section 5.0, "Clock Circuit"
- · Section 6.0, "Digital Interfaces"
- Section 7.0, "Startup"
- Section 8.0, "Miscellaneous"

#### 2.0 GENERAL CONSIDERATIONS

#### 2.1 Pin Check

Check the pinout of the part against the data sheet. Ensure that all pins match the data sheet and are configured as inputs, outputs, or bidirectional for error checking.

#### 2.2 Ground

- The ground pins, GND, should be connected to the solid ground plane on the board.
- It is recommended that all ground connections be tied together to the same ground plane. Separate ground planes are not recommended.

#### 3.0 POWER

- The analog supply (AVDDH) is located on pin 3, and requires a connection from +3.3V through a ferrite bead. Bulk
  capacitance should be placed on each side of the ferrite bead. Generally, a 100-220Ω (at 100 MHz) ferrite bead is
  used.
- The AVDDH pin should include 0.1 μF and 10 μF capacitors to decouple the device. The capacitor size should be SMD 0603 or smaller.
- Pin 15 (VDDIO) is the variable supply voltage for the I/O pads. This pin should be connected to the +3.3V, 2.5V, or 1.8V supply. A bulk capacitor is needed close to the source to prevent any droop in the supply when the part starts. Decoupling capacitors need to be placed as close to the part as possible to reduce high frequency noise being injected through EMI interference.
- Pin 8 (AVDDL) supplies power to the KSZ8061MNX analog core. Decouple with 10 μF and 0.1 μF capacitors to ground and join them to the power trace or plane.
- Pins 9 and 30 (VDDL) supply power to the KSZ8061MNX core. Decouple with 10 μF and 0.1 μF capacitors to ground and join them to the power trace or plane.

The power and ground connections are shown in Figure 3-1.

FIGURE 3-1: POWER AND GROUND CONNECTIONS



Caution: This +1.2V supply is for internal logic only. Do not power other circuits or devices with this supply.

#### 4.0 ETHERNET SIGNALS

#### 4.1 PHY Interface

- TXP (pin 4): This pin is the transmit twisted pair output positive connection from the internal PHY. It has an internal
  terminator and a bias, so it can be directly connected to the transmit channel of the magnetics and no external terminator and bias are needed.
- TXM (pin 5): This pin is the transmit twisted pair output negative connection from the internal PHY. It has an internal terminator and a bias, so it can be directly connected to the transmit channel of the magnetics and no external terminator and bias are needed.
- RXP (pin 6): This pin is the receive twisted pair input positive connection to the internal PHY. It has an internal terminator and a bias, so it can be directly connected to the receive channel of the magnetics and no external terminator and bias are needed.
- RXM (pin 7): This pin is the receive twisted pair input negative connection to the internal PHY. It has an internal
  terminator and a bias, so it can be directly connected to the receive channel of the magnetics and no external terminator and bias are needed.

For transmit and receive channel connections details, refer to Figure 4-1.





#### 4.2 Magnetics Connection

- The center tap connection on the KSZ8061MNX side for the transmit channel only connects a 0.1 µF capacitor to GND and no bias is needed.
- The center tap connection on the KSZ8061MNX side for the receive channel only connects a 0.1 µF capacitor to GND and no bias is needed.
- The center taps of the magnetics of the transmit and receive channels should not be connected together.
- The center tap connection on the cable side (RJ45 side) for the transmit channel should be terminated with a 75Ω resistor through a 1000 pF, 2 kV capacitor to chassis ground.
- The center tap connection on the cable side (RJ45 side) for the receive channel should be terminated with a 75Ω resistor through a 1000 pF, 2 kV capacitor to chassis ground.
- Only one 1000 pF, 2 kV capacitor to chassis ground is required. It is shared by both TX and RX center taps.
- · MDI Connections:
  - Pin 1 of the RJ45 is TX+ and should trace through the magnetics to TXP (pin 4) of the KSZ8061MNX.
  - Pin 2 of the RJ45 is TX- and should trace through the magnetics to TXM (pin 5) of the KSZ8061MNX.
  - Pin 3 of the RJ45 is RX+ and should trace through the magnetics to RXP (pin 6) of the KSZ8061MNX.
  - Pin 6 of the RJ45 is RX

     and should trace through the magnetics to RXM (pin 7) of the KSZ8061MNX.

- MDIX Connections:
  - Pin 3 of the RJ45 is TX+ and should trace through the magnetics to TXP (pin 4) of the KSZ8061MNX.
  - Pin 6 of the RJ45 is TX- and should trace through the magnetics to TXM (pin 5) of the KSZ8061MNX.
  - Pin 1 of the RJ45 is RX+ and should trace through the magnetics to RXP (pin 6) of the KSZ8061MNX.
  - Pin 2 of the RJ45 is RX- and should trace through the magnetics to RXM (pin 7) of the KSZ8061MNX.
- When using the KSZ8061MNX device in the Auto MDIX mode of operation, the use of an Auto MDIX style magnetics module (that is, the one where the TX and RX channels are identical) is required.

#### 4.3 RJ45 Connection

- Pins 4 and 5 of the RJ45 connector interface to one pair of unused wires in CAT-5 type cables. These should be terminated to chassis ground through a 1000 pF, 2 kV capacitor. There are two methods of accomplishing this:
  - Pins 4 and 5 can be connected together with two  $49.9\Omega$  resistors. The common connection of these resistors should be connected through a third  $49.9\Omega$  resistor to the 1000 pF, 2 kV capacitor.
  - For a lower component count, the resistors can be combined. The two  $49.9\Omega$  resistors in parallel perform like a  $25\Omega$  resistor. The  $25\Omega$  resistor in series with the  $49.9\Omega$  resistor causes the entire circuit to function as a  $75\Omega$  resistor. So, by shorting pins 4 and 5 together on the RJ45 and terminating them with a  $75\Omega$  resistor in series with the 1000 pF, 2 kV capacitor to chassis ground, an equivalent circuit is created.
- Pins 7 and 8 of the RJ45 connector interface to one pair of unused wires in CAT-5 type cables. These should be terminated to chassis ground through a 1000 pF, 2 kV capacitor. There are two methods of accomplishing this:
  - Pins 7 and 8 can be connected together with two  $49.9\Omega\grave{\text{U}}$  resistors. The common connection of these resistors should be connected through a third  $49.9\Omega$  resistor to the 1000 pF, 2 kV capacitor.
  - For a lower component count, the resistors can be combined. The two  $49.9\Omega$  resistors in parallel perform like a  $25\Omega$  resistor. The  $25\Omega$  resistor in series with the  $49.9\Omega$  resistor causes the entire circuit to function as a  $75\Omega$  resistor. So, by shorting pins 7 and 8 together on the RJ45 and terminating them with a  $75\Omega$  resistor in series with the 1000 pF, 2 kV capacitor to chassis ground, an equivalent circuit is created.
- The RJ45 shield should be attached directly to chassis ground.

#### FIGURE 4-2: RJ45 CONNECTIONS



#### 5.0 CLOCK CIRCUIT

### 5.1 Crystal and External Oscillator/ Clock Connections for MII Mode

A 25.000 MHz (±50 ppm) crystal should be used to provide the clock source. For exact specifications and tolerances, refer to the latest revision of the KSZ8061MNX Data Sheet.

- XI (pin 1) is the clock circuit input for the KSZ8061MNX device. This pin requires a capacitor to ground. One side
  of the crystal connects to this pin.
- XO (pin 2) is the clock circuit output for the KSZ8061MNX device. This pin requires a capacitor to ground. One side of the crystal connects to this pin.

Since every system design is unique, the capacitor values are system-dependent, based on the  $C_L$  spec of the crystal and the stray capacitance value. The PCB design, crystal, and layout all contribute to the characteristics of this circuit. Alternatively, a 25.000 MHz, 3.3V clock oscillator may be used to provide the clock source for the KSZ8061MNX. When using a single-ended clock source, XO (pin 2) should be left floating as a No Connect (NC).

FIGURE 5-1: CRYSTAL AND OSCILLATOR CONNECTIONS



#### 6.0 DIGITAL INTERFACES

#### 6.1 MII Interface

- When utilizing either an external MII MAC interface or an MII connector, the following table indicates the proper connections for the 16 signals, including two management pins (MDC and MDIO).
- Provisions should be made for series terminations for all outputs on the MII interface. Series resistors enable the
  designer to closely match the output driver impedance of the KSZ8061MNX and the PCB trace impedance to minimize ringing on the signals. Exact resistor values are application-dependent and must be analyzed in-system. A
  suggested starting point for the value of these series resistors is 33Ω.

FIGURE 6-1: KSZ8061MNX MII CONNECTIONS



### 6.2 Required External Pull-ups

- When using the KSZ8061MNX MDC/MDIO management pins, a pull-up resistor of 1 kΩ on the MDIO signal (pin 16) is required.
- If used, the INTRP pin (pin 29) requires a 4.7 kΩ external pull-up resistor since this output is an open drain. If the INTRP pin is not used, then this pin can float.

#### 7.0 STARTUP

#### 7.1 Reset Circuit

**RESET#** (pin 28) is an active-low reset input. This signal resets all logic and registers within the KSZ8061MNX. A hardware reset (RESET# assertion) is required following power-up. Refer to the latest copy of the *KSZ8061MNX Data Sheet* for reset timing requirements. Figure 7-1 shows a recommended reset circuit for powering up the KSZ8061MNX when reset is triggered by the power supply.

#### FIGURE 7-1: RESET TRIGGERED BY POWER SUPPLY



Figure 7-2 details the recommended reset circuit for applications where reset is driven by an external CPU or FPGA. The reset out pin (RST\_OUT\_n) from the CPU/FPGA provides the warm reset after power-up. If the Ethernet device and CPU/FPGA use the same VDDIO voltage, D2 can be removed and both reset pins can be directly connected.

#### FIGURE 7-2: RESET CIRCUIT INTERFACE WITH CPU/FPGA RESET OUTPUT



### 7.2 Configuration Mode Pins (Strapping Options)

The configuration mode pins of the KSZ8061MNX (CONFIG[2:0]) control the default configuration of the 10/100 PHY. PHY Address, auto-negotiation, NAND tree, and Quiet-Wire functionality also can be configured through other strap pins. The values of these strap pins are latched upon power-up and reset. In some systems, the MAC receive input pins may drive high during power-up or reset and consequently cause the PHY strap-in pins on the MII signals to be latched high. In this case, it is recommended to add 1 k $\Omega$  pull-downs on these PHY strap-in pins to ensure that the PHY does not strap in to Quiet-Wire mode or is not configured with an incorrect PHY address. Refer to the *KSZ8061MNX Data Sheet* for complete details for the operation of these pins.

#### 7.3 LED Pins

The KSZ8061MNX provides one LED signal. These indicators display speed, link, and activity information about the current state of the PHY. The LED pins drive low to light up the LED indicators, which should have their anode ends tied through a series resistors (typically  $220\Omega$ - $470\Omega$ ) to **VDDIO** and their cathode ends tied to the KSZ8061MNX LED pin. Refer to the *KSZ8061MNX Data Sheet* for further details on how to connect each pin for correct operation.

**Note 1:** If using RJ45 jacks with integrated LEDs and 1.8V VDDIO, a level shifting is required from LED 3.3V to 1.8V. In this case, a bipolar transistor or a level shifting device can be used.

#### 8.0 MISCELLANEOUS

#### 8.1 REXT Resistor

The REXT pin on the KSZ8061MNX must connect to ground through a 6.04 k $\Omega$  resistor with a tolerance of 1.0%. This is used to set up critical bias currents for the embedded 10/100 Ethernet physical device.

#### 8.2 Other Considerations

- Incorporate a large SMD footprint (SMD\_1210) to connect the chassis ground to the digital ground. This allows
  some flexibility at EMI testing for different grounding options. Leaving the footprint open allows the two grounds to
  remain separate. Shorting them together with a zero ohm resistor connects them. For best performance, short
  them together with a cap or a ferrite bead.
- Be sure to incorporate enough bulk capacitors (4.7-22 μF) for each power plane.

# 9.0 HARDWARE CHECKLIST SUMMARY

## TABLE 9-1: HARDWARE DESIGN CHECKLIST

| Section                               | Check                                                                                | Explanation                                                                                                                                                                                                                                                                       | ٧ | Notes |
|---------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|
| Section 2.0, "General Considerations" | Section 2.1, "Pin Check"                                                             | Verify that the pins match the data sheet.                                                                                                                                                                                                                                        |   |       |
|                                       | Section 2.2, "Ground"                                                                | Verify that the grounds are tied to the ground paddle.                                                                                                                                                                                                                            |   |       |
| Section 3.0, "Power"                  | Section 3.0, "Power"                                                                 | <ul> <li>VDDIO requires a 10 μF capacitor and a 0.1 μF capacitor.</li> <li>AVDDH requires a 10 μF capacitor and a 0.1 μF capacitor.</li> <li>AVDDL requires a 10 μF capacitor and a 0.1 μF capacitor.</li> <li>VDDL requires a 10 μF capacitor and a 0.1 μF capacitor.</li> </ul> |   |       |
| Section 4.0, "Ethernet Signals"       | Section 4.1, "PHY Interface"                                                         | Verify that the TX and RX pins do not contain any termination resistors.                                                                                                                                                                                                          |   |       |
|                                       | Section 4.2, "Magnetics Connection"                                                  | Verify that the center taps are connected to the GND using separate 0.1 $\mu$ F capacitors on the KSZ8061MNX device side, and are terminated with 75 $\Omega$ resistors through a 1000 pF, 2 kV capacitor to chassis ground on the RJ45 line side.                                |   |       |
|                                       | Section 4.3, "RJ45 Connection"                                                       | Verify pins 4/5 and 7/8 of the RJ45 connect to CAT-5 cable and are terminated to chassis ground through a 1000 pF, 2 kV capacitor.                                                                                                                                                |   |       |
| Section 5.0, "Clock Circuit"          | Section 5.1, "Crystal and External<br>Oscillator/ Clock Connections for MII<br>Mode" | Verify usage of 25 MHz ±50 ppm crystal/oscillator.                                                                                                                                                                                                                                |   |       |
| Section 6.0, "Digital Interfaces"     | Section 6.1, "MII Interface", Section 6.2, "Required External Pull-ups"              | Confirm proper MII signals between MAC and PHY interface with correct termination resistors (33Ω) and external pull-up for MDIO signal.                                                                                                                                           |   |       |
| Section 7.0, "Startup"                | Section 7.1, "Reset Circuit"                                                         | Confirm proper reset circuit design: standalone reset or external CPU/FPGA reset.                                                                                                                                                                                                 |   |       |
|                                       | Section 7.2, "Configuration Mode Pins (Strapping Options)"                           | In systems where the MAC receive input pins are driven high after reset, it is recommended to add 1 k $\Omega$ pull-downs on the PHY strap pins.                                                                                                                                  |   |       |
|                                       | Section 7.3, "LED Pins"                                                              | If used, confirm proper connections, taking into consideration shared functionality on select LED pins.                                                                                                                                                                           |   |       |
| Section 8.0, "Miscellaneous"          | Section 8.1, "REXT Resistor"                                                         | Confirm proper REXT resistor (6.04 k $\Omega$ , 1.0%).                                                                                                                                                                                                                            |   |       |
|                                       | Section 8.2, "Other Considerations"                                                  | Incorporate a large SMD footprint (SMD_1210) to connect the chassis ground to the chip ground instead of the digital ground. Incorporate sufficient power plane bulk capacitors (4.7-22 $\mu$ F).                                                                                 |   |       |

### **APPENDIX A: REVISION HISTORY**

#### **TABLE A-1: REVISION HISTORY**

| Revision Level & Date     | Section/Figure/Entry | Correction |
|---------------------------|----------------------|------------|
| DS00004565A<br>(05-18-22) | Initial release      |            |



| NOTES: |
|--------|
|        |

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's
  guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- · Field Application Engineer (FAE)
- · Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip
  product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that
  we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously
  improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR- RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON- INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI- RECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2022, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-0459-4

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com
Atlanta

Duluth, GA Tel: 678-957-9614

Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423

Fax: 972-818-2924 **Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820