## 1/2/4/8-Kbit I<sup>2</sup>C Serial EEPROM, Automotive Grade

AT24C01C/AT24C02C/AT24C04C/AT24C08C



www.microchip.com Product Pages: AT24C01C, AT24C02C, AT24C04C, AT24C08C

#### **Features**

- Low-Voltage, Medium-Voltage Operation:
  - Grade 1,  $V_{CC}$  = 2.5V to 5.5V
  - Grade 3,  $V_{CC} = 1.7V$  to 5.5V
- Internally Organized as 128 x 8 (1K), 256 x 8 (2K), 512 x 8 (4K) or 1,024 x 8 (8K)
- Extended Temperature Range (Grade 1 and Grade 3 as defined in AEC-Q100):
  - Grade 1 Temperature Range: -40°C to +125°C
  - Grade 3 Temperature Range: -40°C to +85°C
- I<sup>2</sup>C-Compatible (Two-Wire) Serial Interface:
  - 100 kHz Standard mode
  - 400 kHz Fast mode
- · Schmitt Triggers, Filtered Inputs for Noise Suppression
- Bidirectional Data Transfer Protocol
- Write-Protect Pin for Hardware Data Protection
- Ultra Low Active Current (3 mA maximum) and Standby Current (6 μA maximum)
- 8-Byte Page (1K, 2K) or 16-Byte Page (4K, 8K) Write Modes:
  - Partial page writes allowed
- Random and Sequential Read Modes
- Self-Timed Write Cycle within 5 ms Maximum
- ESD Protection > 4,000V
- AEC-Q100 Automotive Qualified
- · High Reliability:
  - Endurance: 1,000,000 write cycles
  - Data retention: 100 years
- Green Package Options (RoHS compliant)

## **Packages**

8-Lead SOIC, 8-Lead TSSOP, 8-Pad UDFN and 5-Lead SOT23

# **Table of Contents**

| Fea | itures. |                                                    | 1  |
|-----|---------|----------------------------------------------------|----|
| Pad | kages   |                                                    | 1  |
| 1.  | Packa   | age Types (not to scale)                           | 2  |
| 2.  |         | escriptions                                        |    |
| ۲٠  | 2.1.    | Device Address Inputs (A0, A1, A2)                 |    |
|     | 2.2.    | Ground                                             |    |
|     | 2.3.    | Serial Data (SDA)                                  |    |
|     | 2.4.    | Serial Clock (SCL)                                 |    |
|     | 2.5.    | Write-Protect (WP)                                 |    |
|     | 2.6.    | Device Power Supply                                | 6  |
| 3.  | Desci   | iption                                             | 7  |
|     | 3.1.    | System Configuration Using Two-Wire Serial EEPROMs | 7  |
|     | 3.2.    | Block Diagram                                      | 8  |
| 4.  | Electr  | ical Characteristics                               | 9  |
|     | 4.1.    | Absolute Maximum Ratings                           | g  |
|     | 4.2.    | DC and AC Operating Range                          | 9  |
|     | 4.3.    | DC Characteristics                                 | 9  |
|     | 4.4.    | AC Characteristics                                 | 10 |
|     | 4.5.    | Electrical Specifications                          | 11 |
| 5.  | Devic   | e Operation and Communication                      | 13 |
|     | 5.1.    | Clock and Data Transition Requirements             |    |
|     | 5.2.    | Start and Stop Conditions                          |    |
|     | 5.3.    | Acknowledge and No-Acknowledge                     |    |
|     | 5.4.    | Standby Mode                                       |    |
|     | 5.5.    | Software Reset                                     | 14 |
| 6.  |         | ory Organization                                   |    |
|     | 6.1.    | Device Addressing                                  | 16 |
| 7.  | Write   | Operations                                         |    |
|     | 7.1.    | Byte Write                                         |    |
|     | 7.2.    | Page Write                                         |    |
|     | 7.3.    | Acknowledge Polling                                |    |
|     | 7.4.    | Write Cycle Timing                                 |    |
|     | 7.5.    | Write Protection                                   | 21 |
| 8.  |         | Operations                                         |    |
|     | 8.1.    | Current Address Read                               |    |
|     | 8.2.    | Random Read                                        |    |
|     | 8.3.    | Sequential Read                                    | 23 |
| 9.  | Devic   | e Default Condition from Microchip                 | 25 |
| 10. | Packa   | aging Information                                  | 26 |
|     |         |                                                    |    |



|     | 10.1. Package Marking Information         | . 26 |
|-----|-------------------------------------------|------|
| 11. | Revision History                          | .39  |
| 12. | Product Identification System             | 40   |
| Mic | rochip Information                        | . 41 |
|     | Trademarks                                | . 41 |
|     | Legal Notice                              | .41  |
|     | Microchip Devices Code Protection Feature | .41  |



## 1. Package Types (not to scale)







#### Notes:

- 1. This pin is device address input (A0) pin on the AT24C01C and AT24C02C and is a NC or no connect on the AT24C04C and AT24C08C. Refer to Pin Descriptions for additional details.
- 2. This pin is device address input (A1) pin on the AT24C01C, AT24C02C and AT24C04C and is a NC or no connect on the AT24C08C. Refer to Pin Descriptions for additional details.
- 3. Refer to Device Addressing for details about addressing the SOT23 version of the device.

## 2. Pin Descriptions

The descriptions of the pins are listed in Table 2-1.

Table 2-1. Pin Function Table

| Name                    | 8-Lead SOIC | 8-Lead TSSOP | 8-Pad UDFN <sup>(1)</sup> | 5-Lead SOT23 | Function                           |
|-------------------------|-------------|--------------|---------------------------|--------------|------------------------------------|
| A0 <sup>(2,3)</sup> /NC | 1           | 1            | 1                         | _            | Device Address<br>Input/No Connect |
| A1 <sup>(2,4)</sup> /NC | 2           | 2            | 2                         | _            | Device Address<br>Input/No Connect |
| A2 <sup>(2)</sup>       | 3           | 3            | 3                         | _            | Device Address Input               |
| GND                     | 4           | 4            | 4                         | 2            | Ground                             |
| SDA                     | 5           | 5            | 5                         | 3            | Serial Data                        |
| SCL                     | 6           | 6            | 6                         | 1            | Serial Clock                       |
| WP <sup>(2)</sup>       | 7           | 7            | 7                         | 5            | Write-Protect                      |
| V <sub>CC</sub>         | 8           | 8            | 8                         | 4            | Device Power Supply                |

#### Notes:

- 1. The exposed pad on this package can be connected to GND or left floating.
- 2. If the A0, A1, A2 or WP pins are not driven, they are internally pulled down to GND. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once these pins are biased above the CMOS input buffer's trip point ( $\sim$ 0.5 x V<sub>CC</sub>), the pull-down mechanism disengages. Microchip recommends connecting these pins to a known state whenever possible.
- 3. This pin is device address input (A0) pin on the AT24C01C and AT24C02C and is a NC or no connect on the AT24C04C and AT24C08C.
- 4. This pin is device address input (A1) pin on the AT24C01C, AT24C02C and AT24C04C and is a NC or no connect on the AT24C08C.

## 2.1 Device Address Inputs (A0, A1, A2)

The A0, A1 and A2 pins are device address inputs that are hardwired (directly to GND or to  $V_{CC}$ ) for compatibility with other two-wire Serial EEPROM devices. When the pins are hardwired, as many as eight devices for the AT24C01C and AT24C02C, four devices for the AT24C04C and two devices for the AT24C08C may be addressed on a single bus system. A device is selected when a corresponding hardware and software match is true. If these pins are left floating, the A0, A1 and A2 pins will be internally pulled down to GND. However, due to capacitive coupling that may appear in customer applications, Microchip recommends always connecting the address pins to a known state. When using a pull-up resistor, Microchip recommends using 10 k $\Omega$  or less.

#### 2.2 Ground

The ground reference for the power supply. GND should be connected to the system ground.

## 2.3 Serial Data (SDA)

The SDA pin is an open-drain bidirectional input/output pin used to serially transfer data to and from the device. The SDA pin must be pulled high using an external pull-up resistor (not to exceed  $10~k\Omega$  in value) and may be wire-ORed with any number of other open-drain or open-collector pins from other devices on the same bus.

## 2.4 Serial Clock (SCL)

The SCL pin is used to provide a clock to the device and to control the flow of data to and from the device. Command and input data present on the SDA pin are always latched in on the rising edge of SCL, while output data on the SDA pin are clocked out on the falling edge of SCL. The SCL pin must either be forced high when the serial bus is idle or pulled high using an external pull-up resistor.



## 2.5 Write-Protect (WP)

The write-protect input, when connected to GND, allows normal write operations. When the WP pin is connected directly to  $V_{CC}$ , all write operations to the protected memory are inhibited.

If the pin is left floating, the WP pin will be internally pulled down to GND. However, due to capacitive coupling that may appear in customer applications, connecting the WP pin to a known state is recommended. When using a pull-up resistor, using 10 k $\Omega$  or less is recommended.

Table 2-2. Write-Protect

| WP Pin Status      | Part of the Array Protected |
|--------------------|-----------------------------|
| At V <sub>CC</sub> | Full Array                  |
| At GND             | Normal Write Operations     |

## 2.6 Device Power Supply

The  $V_{CC}$  pin is used to supply the source voltage to the device. Operations at invalid  $V_{CC}$  voltages may produce spurious results and should not be attempted.



## 3. Description

The AT24C01C/AT24C02C/AT24C04C/AT24C08C provides 1,024/2,048/4,096/8,192 bits of Serial Electrically Erasable and Programmable Read-Only Memory (EEPROM) organized as 128/256/512/1,024 words of 8 bits each. The device's cascading feature allows up to eight devices for the AT24C01C and AT24C02C, four devices for the AT24C04C and two devices for the AT24C08C to share a common two-wire bus. This device is optimized for use in many automotive applications where low-power and low-voltage operations are essential. The device is available in space-saving 8-lead SOIC, 8-lead TSSOP, 8-pad UDFN and 5-lead SOT23 packages. All packages operate from 1.7V to 5.5V for Grade 3 and 2.5V to 5.5V for Grade 1.

## 3.1 System Configuration Using Two-Wire Serial EEPROMs



**Note:** Only four devices can be connected when using the AT24C04C and only two devices can be connected when using the AT24C08C.



## 3.2 Block Diagram



#### **Notes:**

- 1. The A0 pin is not available on the AT24C04C.
- 2. The A0 and A1 pins are not available on the AT24C08C.

## 4. Electrical Characteristics

## 4.1 Absolute Maximum Ratings

| Temperature under bias                    | -55°C to +125°C |
|-------------------------------------------|-----------------|
| Storage temperature                       | -65°C to +150°C |
| V <sub>CC</sub>                           | 6.25V           |
| Voltage on any pin with respect to ground | -1.0V to +7.0V  |
| DC output current                         | 5.0 mA          |
| ESD protection                            | >4 kV           |

**Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## 4.2 DC and AC Operating Range

Table 4-1. DC and AC Operating Range

| AT24C01C/AT24C02C/AT24C04C/AT24C08C | Automotive Grade 1 | Automotive Grade 3 |
|-------------------------------------|--------------------|--------------------|
| Operating Temperature (Case)        | -40°C to +125°C    | -40°C to +85°C     |
| V <sub>CC</sub> Power Supply        | 2.5V to 5.5V       | 1.7V to 5.5V       |

#### 4.3 DC Characteristics

Table 4-2. DC Characteristics

| Parameter                 | Symbol           | Minimum               | Maximum               | Units | Test Conditions                                   |
|---------------------------|------------------|-----------------------|-----------------------|-------|---------------------------------------------------|
| Supply Voltage            | V <sub>CC1</sub> | 2.5                   | 5.5                   | V     | Grade 1                                           |
|                           | $V_{CC2}$        | 1.7                   | 5.5                   | V     | Grade 3                                           |
| Supply Current            | I <sub>CC1</sub> | _                     | 1.0                   | mA    | V <sub>CC</sub> = 5.0V, Read at 100 kHz           |
| Supply Current            | I <sub>CC2</sub> | _                     | 3.0                   | mA    | V <sub>CC</sub> = 5.0V, Write at 100 kHz          |
| Standby Current           | I <sub>SB</sub>  | _                     | 3.0                   | μΑ    | $V_{CC}$ = 1.7V, $V_{IN}$ = $V_{CC}$ or GND       |
|                           |                  | _                     | 4.0                   | μΑ    | $V_{CC}$ = 2.5V, $V_{IN}$ = $V_{CC}$ or GND       |
|                           |                  | _                     | 6.0                   | μΑ    | $V_{CC}$ = 5.0V, $V_{IN}$ = $V_{CC}$ or GND       |
| Input Leakage<br>Current  | ILI              | _                     | 3.0                   | μΑ    | $V_{IN} = V_{CC}$ or GND                          |
| Output Leakage<br>Current | I <sub>LO</sub>  | _                     | 3.0                   | μΑ    | $V_{OUT} = V_{CC}$ or GND                         |
| Input Low Level           | V <sub>IL</sub>  | -0.6                  | V <sub>CC</sub> x 0.3 | V     | Note 1                                            |
| Input High Level          | $V_{IH}$         | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> + 0.5 | V     | Note 1                                            |
| Output Low<br>Level       | $V_{OL1}$        | <u>-</u>              | 0.2                   | V     | V <sub>CC</sub> = 1.7V, I <sub>OL</sub> = 0.15 mA |
| Output Low<br>Level       | $V_{OL2}$        | _                     | 0.4                   | V     | V <sub>CC</sub> = 2.5V, I <sub>OL</sub> = 2.1 mA  |

#### Note:

1. This parameter is characterized but is not 100% tested in production.



#### 4.4 AC Characteristics

Table 4-3. AC Characteristics<sup>(1)</sup>

| Parameter                             | Symbol              | Min.  | Max. | Units |
|---------------------------------------|---------------------|-------|------|-------|
| Clock Frequency, SCL                  | f <sub>SCL</sub>    | _     | 400  | kHz   |
| Clock Pulse Width Low                 | t <sub>LOW</sub>    | 1,200 | _    | ns    |
| Clock Pulse Width High                | t <sub>HIGH</sub>   | 600   | _    | ns    |
| Noise Suppression Time <sup>(2)</sup> | t <sub>l</sub>      | _     | 50   | ns    |
| Clock Low to Data Out Valid           | t <sub>AA</sub>     | 100   | 900  | ns    |
| Bus Free Time between Stop and Start  | t <sub>BUF</sub>    | 1,200 | _    | ns    |
| Start Hold Time                       | t <sub>HD.STA</sub> | 600   | _    | ns    |
| Start Set-Up Time                     | t <sub>SU.STA</sub> | 600   | _    | ns    |
| Data In Hold Time                     | t <sub>HD.DAT</sub> | 0     | _    | ns    |
| Data In Set-up Time                   | t <sub>SU.DAT</sub> | 100   | _    | ns    |
| Inputs Rise Time <sup>(2)</sup>       | t <sub>R</sub>      | _     | 300  | ns    |
| Inputs Fall Time <sup>(2)</sup>       | t <sub>F</sub>      | _     | 300  | ns    |
| Stop Set-Up Time                      | t <sub>SU.STO</sub> | 600   | _    | ns    |
| Data Out Hold Time                    | t <sub>DH</sub>     | 50    | _    | ns    |
| Write Cycle Time                      | t <sub>WR</sub>     | _     | 5    | ms    |

#### **Notes:**

- 1. AC measurement conditions:
  - C<sub>L</sub>: 100 pF
  - $R_{PUP}$  (SDA bus line pull-up resistor to  $V_{CC}$ ): 1.3 k $\Omega$  (400 kHz)
  - Input pulse voltages:  $0.3 \times V_{CC}$  to  $0.7 \times V_{CC}$
  - Input rise and fall times: ≤50 ns
  - Input and output timing reference voltages:  $0.5 \times V_{CC}$
- 2. These parameters are determined through product characterization and are not 100% tested in production.

Figure 4-1. Bus Timing



## 4.5 Electrical Specifications

#### 4.5.1 Power-Up Requirements and Reset Behavior

During a power-up sequence, the  $V_{CC}$  supplied to the AT24C01C/AT24C02C/AT24C04C/AT24C08C should monotonically rise from GND to the minimum  $V_{CC}$  level, as specified in Table 4-1, with a slew rate no faster than 0.1 V/µs.

#### 4.5.1.1 Device Reset

To prevent inadvertent write operations or any other spurious events from occurring during a power-up sequence, the AT24C01C/AT24C02C/AT24C04C/AT24C08C includes a Power-on Reset (POR) circuit. Upon power-up, the device will not respond to any commands until the  $V_{CC}$  level crosses the internal voltage threshold ( $V_{POR}$ ) that brings the device out of Reset and into Standby mode.

The system designer must ensure the instructions are not sent to the device until the  $V_{CC}$  supply has reached a stable value greater than or equal to the minimum  $V_{CC}$  level. Additionally, once the  $V_{CC}$  is greater than or equal to the minimum  $V_{CC}$  level, the bus host must wait at least  $t_{PUP}$  before sending the first command to the device. See Table 4-4 for the values associated with these power-up parameters.

**Table 4-4.** Power-Up Conditions<sup>(1)</sup>

| Symbol            | Parameter                                                                    | Min. | Max. | Units |
|-------------------|------------------------------------------------------------------------------|------|------|-------|
| t <sub>PUP</sub>  | Time required after $V_{CC}$ is stable before the device can accept commands | 100  | _    | μs    |
| $V_{POR}$         | Power-on Reset Threshold Voltage                                             | _    | 1.5  | V     |
| t <sub>POFF</sub> | Minimum time at V <sub>CC</sub> = 0V between power cycles                    | 500  | _    | ms    |

#### Note:

1. These parameters are characterized but they are not 100% tested in production.

If an event occurs in the system where the  $V_{CC}$  level supplied to the AT24C01C/AT24C02C/AT24C04C/ AT24C08C drops below the maximum  $V_{POR}$  level specified, it is recommended that a full power cycle sequence be performed by first driving the  $V_{CC}$  pin to GND, waiting at least the minimum  $t_{POFF}$  time and then performing a new power-up sequence in compliance with the requirements defined in this section.

#### 4.5.2 Pin Capacitance

**Table 4-5.** Pin Capacitance<sup>(1)</sup>

| Symbol           | Test Condition                      | Max. | Units | Conditions            |
|------------------|-------------------------------------|------|-------|-----------------------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)      | 8    | pF    | V <sub>I/O</sub> = 0V |
| C <sub>IN</sub>  | Input Capacitance (A0, A1, A2, SCL) | 6    | pF    | $V_{IN} = 0V$         |

#### Note:

1. This parameter is characterized but is not 100% tested in production.

#### 4.5.3 EEPROM Cell Performance Characteristics

**Table 4-6.** EEPROM Cell Performance Characteristics

| Operation                         | Test Condition                                                  | Min.      | Max. | Units        |
|-----------------------------------|-----------------------------------------------------------------|-----------|------|--------------|
| Write Endurance <sup>(1, 2)</sup> | T <sub>A</sub> = +25°C, V <sub>CC</sub> = 5.5V, Page Write mode | 1,000,000 | _    | Write Cycles |
| Data Retention <sup>(1)</sup>     | T <sub>A</sub> = +55°C                                          | 100       | _    | Years        |



#### **Notes:**

- 1. Performance is determined through characterization and the qualification process.
- 2. Due to the memory array architecture, the write cycle endurance is specified for write operations in groups of four data bytes. The beginning of any 4-byte boundaries can be determined by multiplying any integer (N) by four (i.e., 4\*N). The end address can be found by adding three to the beginning value (i.e., 4\*N+3).



## 5. Device Operation and Communication

The AT24C01C/AT24C02C/AT24C04C/AT24C08C operates as a client device and utilizes a simple  $I^2$ C-compatible Two-Wire digital serial interface to communicate with a host controller, commonly referred to as the bus host. The host initiates and controls all read and write operations to the client devices on the serial bus, and both the host and the client devices can transmit and receive data on the bus.

The serial interface consists of two signal lines: Serial Clock (SCL) and Serial Data (SDA). The SCL pin is used to receive the clock signal from the host, while the bidirectional SDA pin is used to receive command and data information from the host as well as to send data back to the host. Data are always latched into the AT24C01C/AT24C02C/AT24C04C/AT24C08C on the rising edge of SCL and always output from the device on the falling edge of SCL. Both the SCL and SDA pins incorporate integrated spike suppression filters and Schmitt Triggers to minimize the effects of input spikes and bus noise.

All command and data information is transferred with the Most Significant bit (MSb) first. During bus communication, one data bit is transmitted every clock cycle, and after eight bits (one byte) of data have been transferred, the receiving device must respond with either an Acknowledge (ACK) or a No-Acknowledge (NACK) response bit during a ninth clock cycle (ACK/NACK clock cycle) generated by the host. Therefore, nine clock cycles are required for every one byte of data transferred. There are no unused clock cycles during any read or write operation; thus, there must not be any interruptions or breaks in the data stream during each data byte transfer and ACK or NACK clock cycle.

During data transfers, data on the SDA pin must change only while SCL is low, and the data must remain stable while SCL is high. If data on the SDA pin changes while SCL is high, then either a Start or a Stop condition will occur. Start and Stop conditions are used to initiate and terminate all serial bus communication between the host and the client devices. The number of data bytes transferred between a Start and a Stop condition is not limited and is determined by the host. For the serial bus to be idle, both the SCL and SDA pins must be in the logic high state simultaneously.

#### 5.1 Clock and Data Transition Requirements

The SDA pin is an open-drain terminal and therefore must be pulled high with an external pull-up resistor. SCL is an input pin that can either be driven high or pulled high using an external pull-up resistor. Data on the SDA pin may change only during SCL low time periods. Data changes during SCL high periods will indicate a Start or Stop condition as defined below. The relationship of the AC timing parameters with respect to SCL and SDA for the AT24C01C/AT24C02C/AT24C04C/AT24C08C are shown in the timing waveform in Figure 4-1. The AC timing characteristics and specifications are outlined in AC Characteristics.

## 5.2 Start and Stop Conditions

#### 5.2.1 Start Condition

A Start condition occurs when there is a high-to-low transition on the SDA pin while the SCL pin is at a stable logic '1' state, which will bring the device out of Standby mode. The host initiates any data transfer sequence with a Start condition; thus, every command must commence with this condition. The device continuously monitors the SDA and SCL pins for a Start condition and will only respond when one is detected. Refer to Figure 5-1 for more details.

#### 5.2.2 Stop Condition

A Stop condition occurs when there is a low-to-high transition on the SDA pin while the SCL pin is stable in the logic '1' state.

The host can use the Stop condition to end a data transfer sequence with the AT24C01C/AT24C02C/AT24C04C/AT24C08C, which will subsequently return to Standby mode. The host can also utilize a



repeated Start condition instead of a Stop condition to end the current data transfer if the host will perform another operation. Refer to Figure 5-1 for more details.

## 5.3 Acknowledge and No-Acknowledge

After each byte of data is received, the receiving device must confirm with the transmitting device that it has successfully received the data byte by responding with an Acknowledge (ACK). An ACK occurs when the transmitting device releases the SDA line at the falling edge of the eighth clock cycle, followed by the receiving device responding with a logic '0' throughout the ninth clock cycle's high period.

When the AT24C01C/AT24C02C/AT24C04C/AT24C08C transmits data to the host, the host can indicate that it has finished receiving data and wants to end the operation by sending a logic '1' response to the AT24C01C/AT24C02C/AT24C04C/AT24C08C instead of an ACK response during the ninth clock cycle. This is known as a No-Acknowledge (NACK) and is accomplished when the host sends a logic '1' during the ninth clock cycle, at which point the AT24C01C/AT24C02C/AT24C04C/AT24C08C will release the SDA line so the host can then generate a Stop condition.

The transmitting device, which can be either the bus host or the Serial EEPROM, must release the SDA line at the falling edge of the eighth clock cycle to allow the receiving device to drive the SDA line to a logic '0' to ACK the previous 8-bit word. The receiving device must release the SDA line at the end of the ninth clock cycle to allow the transmitter to continue sending new data. A timing diagram is provided in Figure 5-1 to better illustrate these requirements.



Figure 5-1. Start Condition, Data Transitions, Stop Condition and Acknowledge

## 5.4 Standby Mode

The AT24C01C/AT24C02C/AT24C04C/AT24C08C features a low-power Standby mode that is enabled when any one of the following occurs:

- A valid power-up sequence is performed (see Power-Up Requirements and Reset Behavior).
- A Stop condition at the end of a valid I<sup>2</sup>C transaction is received by the device unless it initiates an internal write cycle (see Write Operations).
- An internal write cycle is completed (see Write Operations).

#### 5.5 Software Reset

After an interruption in protocol, power loss or system Reset, any two-wire device can be protocol reset by clocking SCL until SDA is released by the EEPROM and goes high. The number of clock cycles until SDA is released by the EEPROM will vary. The software Reset sequence should not take more than nine dummy clock cycles. Once the software Reset sequence is complete, new protocol can be sent to the device by sending a Start condition followed by the protocol. Refer to Figure 5-2 for an illustration.



Figure 5-2. Software Reset



In the event that the device is still non-responsive or remains active on the SDA bus, a power cycle must be used to reset the device (see Power-Up Requirements and Reset Behavior).



## 6. Memory Organization

The AT24C01C is internally organized as 16 pages of 8 bytes each. The AT24C02C is internally organized as 32 pages of 8 bytes each. The AT24C04C is internally organized as 32 pages of 16 bytes each. The AT24C08C is internally organized as 64 pages of 16 bytes each.

### 6.1 Device Addressing

#### 6.1.1 AT24C01C and AT24C02C Device Addressing

Accessing the device requires an 8-bit device address byte following a Start condition to enable the device for a read or write operation. Since multiple client devices can reside on the serial bus, each client device must have its own unique address so the host can access each device independently.

The Most Significant four bits of the device address byte are referred to as the device type identifier. The device type identifier '1010' (Ah) is required in bits 7 through 4 of the device address byte (see Table 6-1).

Following the 4-bit device type identifier are the hardware client address bits A2, A1 and A0. These bits can be used to expand the address space by allowing up to eight Serial EEPROM devices on the same bus. These hardware client address bits must correlate with the voltage level on the corresponding hardwired device address input pins A0, A1 and A2. The A0, A1 and A2 pins use an internal proprietary circuit that automatically biases the pin to a logic '0' state if the pin is allowed to float. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once the pin is biased above the CMOS input buffer's trip point ( $\sim 0.5 \times V_{CC}$ ), the pull-down mechanism disengages. Microchip recommends connecting the A0, A1 and A2 pins to a known state whenever possible.

When using the SOT23 package, the A2, A1 and A0 pins are not accessible and are left floating. The previously mentioned automatic pull-down circuit will set this pin to a logic '0' state. As a result, to properly communicate with the device in the SOT23 package, the A2, A1 and A0 software bits must always be set to logic '0' for any operation. Refer to Table 6-1 to review these bit positions.

The eighth bit (bit 0) of the device address byte is the Read/Write Select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon the successful comparison of the device address byte, the AT24C01C/AT24C02C will return an ACK. If a valid comparison is not made, the device will NACK.

Table 6-1. AT24C01C and AT24C02C Device Address Byte

| Daelyaga          | De    | vice Typ | e Identii | fier  | Hardwa | ess Bits | R/W Select |       |
|-------------------|-------|----------|-----------|-------|--------|----------|------------|-------|
| Package           | Bit 7 | Bit 6    | Bit 5     | Bit 4 | Bit 3  | Bit 2    | Bit 1      | Bit 0 |
| SOIC, TSSOP, UDFN | 1     | 0        | 1         | 0     | A2     | A1       | A0         | R/W   |
| SOT23             | 1     | 0        | 1         | 0     | 0      | 0        | 0          | R/W   |

For all operations except the current address read, a word address byte must be transmitted to the device immediately following the device address byte. The word address byte contains a 7-bit (in the case of the AT24C01C) or 8-bit (in the case of the AT24C02C) memory array word address and is used to specify which byte location in the EEPROM to start reading or writing. Refer to Table 6-2 to review these bit positions.

Table 6-2. AT24C01C and AT24C02C Word Address Byte

| Device   | Bit 7            | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|----------|------------------|-------|-------|-------|-------|-------|-------|-------|
| AT24C01C | X <sup>(1)</sup> | A6    | A5    | A4    | A3    | A2    | A1    | A0    |
| AT24C02C | A7               | A6    | A5    | A4    | А3    | A2    | A1    | A0    |

**Note:** Bit 7 is a "don't care" bit on the AT24C01C.



#### 6.1.2 AT24C04C Device Addressing

Accessing the device requires an 8-bit device address byte following a Start condition to enable the device for a read or write operation. Since multiple client devices can reside on the serial bus, each client device must have its own unique address so the host can access each device independently.

The Most Significant four bits of the device address byte is referred to as the device type identifier. The device type identifier '1010' (Ah) is required in bits 7 through 4 of the device address byte (see Table 6-3).

Following the 4-bit device type identifier are the hardware client address bits, A2 and A1. These bits can be used to expand the address space by allowing up to four Serial EEPROM devices on the same bus. The A2 and A1 values must correlate with the voltage level on the corresponding hardwired device address input pins A1 and A2. The A1 and A2 pins use an internal proprietary circuit that automatically biases the pin to a logic 'o' state if the pin is allowed to float. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once these pins are biased above the CMOS input buffer's trip point ( $\sim$ 0.5 x V<sub>CC</sub>), the pull-down mechanism disengages. Microchip recommends connecting the A1 and A2 pins to a known state whenever possible.

When using the SOT23 package, the A1 and A2 pins are not accessible and are left floating. The previously mentioned automatic pull-down circuit will set these pins to a logic '0' state. As a result, to properly communicate with the device in the SOT23 package, the A2 and A1 software bits must always be set to logic '0' for any operation.

Following the A2 and A1 hardware client address bits is bit A8 (bit 1 of the device address byte), which is the Most Significant bit of the memory array word address. Refer to Table 6-3 to review the bit position.

The eighth bit (bit 0) of the device address byte is the Read/Write Select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon the successful comparison of the device address byte, the AT24C04C will return an ACK. If a valid comparison is not made, the device will NACK.

Table 6-3. AT24C04C Device Address Byte

| Package              |       | Device Typ | e Identifier |       | Hardware Client<br>Address Bits |       | Most Significant<br>Bit of the Word<br>Address | R/W Select |
|----------------------|-------|------------|--------------|-------|---------------------------------|-------|------------------------------------------------|------------|
|                      | Bit 7 | Bit 6      | Bit 5        | Bit 4 | Bit 3                           | Bit 2 | Bit 1                                          | Bit 0      |
| SOIC, TSSOP,<br>UDFN | 1     | 0          | 1            | 0     | A2                              | A1    | A8                                             | R/W        |
| SOT23                | 1     | 0          | 1            | 0     | 0                               | 0     | A8                                             | R/W        |

For all operations except the current address read, a word address byte must be transmitted to the device immediately following the device address byte. The word address byte consists of the remaining eight bits of the 9-bit memory array word address and is used to specify which byte location in the EEPROM to start reading or writing. Refer to Table 6-4 to review these bit positions.

Table 6-4. AT24C04C Word Address Byte

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| A7    | A6    | A5    | A4    | А3    | A2    | A1    | A0    |

#### 6.1.3 AT24C08C Device Addressing

Accessing the device requires an 8-bit device address byte following a Start condition to enable the device for a read or write operation. Since multiple client devices can reside on the serial bus, each client device must have its own unique address so the host can access each device independently.



The Most Significant four bits of the device address byte is referred to as the device type identifier. The device type identifier '1010' (Ah) is required in bits 7 through 4 of the device address byte (see Table 6-5).

Following the 4-bit device type identifier is the hardware client address bit, A2. This bit can be used to expand the address space by allowing up to two Serial EEPROM devices on the same bus. The A2 value must correlate with the voltage level on the corresponding hardwired device address input pin A2. The A2 pin uses an internal proprietary circuit that automatically biases it to a logic '0' state if the pin is allowed to float. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once the pin is biased above the CMOS input buffer's trip point (~0.5 x V<sub>CC</sub>), the pull-down mechanism disengages. Microchip recommends connecting the A2 pin to a known state whenever possible.

When using the SOT23 package, the A2 pin is not accessible and is left floating. The previously mentioned automatic pull-down circuit will set this pin to a logic '0' state. As a result, to properly communicate with the device in the SOT23 package, the A2 software bit must always be set to logic '0' for any operation.

Following the A2 hardware client address bit are bits A9 and A8 (bit 2 and bit 1 of the device address byte), which are the two Most Significant bits of the memory array word address. Refer to Table 6-5 to review these bit positions.

The eighth bit (bit 0) of the device address byte is the Read/Write Select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon the successful comparison of the device address byte, the AT24C08C will return an ACK. If a valid comparison is not made, the device will NACK.

Table 6-5. AT24C08C Device Address Byte

| Package              | Device Type Identifier |       | Hardware Client<br>Address Bit | Bits of t | gnificant<br>he Word<br>Iress | R/W Select |       |       |
|----------------------|------------------------|-------|--------------------------------|-----------|-------------------------------|------------|-------|-------|
|                      | Bit 7                  | Bit 6 | Bit 5                          | Bit 4     | Bit 3                         | Bit 2      | Bit 1 | Bit 0 |
| SOIC, TSSOP,<br>UDFN | 1                      | 0     | 1                              | 0         | A2                            | A9         | A8    | R/W   |
| SOT23                | 1                      | 0     | 1                              | 0         | 0                             | A9         | A8    | R/W   |

For all operations except the current address read, a word address byte must be transmitted to the device immediately following the device address byte. The word address byte consists of the remaining eight bits of the 10-bit memory array word address and is used to specify which byte location in the EEPROM to start reading or writing. Refer to Table 6-6 to review these bit positions.

Table 6-6. AT24C08C Word Address Byte

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| A7    | A6    | A5    | A4    | A3    | A2    | A1    | A0    |



## 7. Write Operations

All write operations for the AT24C01C/AT24C02C/AT24C04C/AT24C08C begin with the host sending a Start condition, followed by a device address byte with the  $R/\overline{W}$  bit set to logic '0', and then by the word address byte. The data value(s) to be written to the device immediately follow the word address byte.

## 7.1 Byte Write

The AT24C01C/AT24C02C/AT24C04C/AT24C08C supports the writing of a single 8-bit byte. Selecting a data word in the AT24C01C and AT24C02C requires a 7-bit or 8-bit word address, while selecting a data word in the AT24C04C and AT24C08C requires a 9-bit or 10-bit word address.

Upon receipt of the proper device address and the word address bytes, the EEPROM will send an Acknowledge. The device will then be ready to receive the 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will respond with an ACK. The addressing device, such as a bus host, must then terminate the write operation with a Stop condition. At that time, the EEPROM will enter an internally self-timed write cycle, which will be completed within  $t_{WR}$  while the data word is being programmed into the nonvolatile EEPROM. All inputs are disabled during this write cycle, and the EEPROM will not respond until the write is complete.

Figure 7-1. Byte Write



#### Notes:

- 1. For the AT24C01C, AT24C02C and AT24C04C, the @ indicates the A1 hardware client address bit. For the AT24C08C, the @ indicates the A9 word address bit.
- 2. For the AT24C01C and AT24C02C, the \$ indicates the A0 hardware client address bit. For the AT24C04C and AT24C08C, the \$ indicates the A8 word address bit.
- 3. For the AT24C01C, the % indicates a "don't care" bit. For the AT24C02C, AT24C04C and AT24C08C, the % indicates the A7 word address bit.

## 7.2 Page Write

A page write operation for the AT24C01C and AT24C02C allows up to eight bytes to be written in the same write cycle, provided all bytes are in the same row of the memory array (where address bits A6/A7 to A3 are the same). Partial page writes of less than eight bytes are also allowed.

A page write operation for the AT24C04C and AT24C08C allows up to 16 bytes to be written in the same write cycle, provided all bytes are in the same row of the memory array (where address bits A8/A9 to A4 are the same). Partial page writes of less than 16 bytes are also allowed.

A page write is initiated the same way as a byte write, but the bus host does not send a Stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the bus host can transmit up to seven (AT24C01C/AT24C02C) or fifteen (AT24C04C/AT24C08C) additional data words. The EEPROM will respond with an ACK after each data word is received. Once all data to be written have been sent to the device, the bus host must issue a Stop condition (see Figure 7-2) at which time the internally self-timed write cycle will begin.



The lower three (AT24C01C/AT24C02C) or four (AT24C04C/AT24C08C) bits of the word address are internally incremented following the receipt of each data word. The higher order address bits are not incremented and retain the memory page row location. Page write operations are limited to writing bytes within a single physical page, regardless of the number of bytes actually being written. When the incremented word address reaches the page boundary, the address counter will roll over to the beginning of the same page. Nevertheless, creating a rollover event should be avoided as previously loaded data in the page could become unintentionally altered.

Figure 7-2. Page Write



#### Notes:

- 1. For the AT24C01C, AT24C02C and AT24C04C, the @ indicates the A1 hardware client address bit. For the AT24C08C, the @ indicates the A9 word address bit.
- 2. For the AT24C01C and AT24C02C, the \$ indicates the A0 hardware client address bit. For the AT24C04C and AT24C08C, the \$ indicates the A8 word address bit.
- 3. For the AT24C01C, the % indicates a "don't care" bit. For the AT24C02C, AT24C04C and AT24C08C, the % indicates the A7 word address bit.

## 7.3 Acknowledge Polling

An Acknowledge Polling routine can be implemented to optimize time-sensitive applications that aim to avoid waiting for the fixed maximum write cycle time ( $t_{WR}$ ). This method allows the application to promptly determine when the Serial EEPROM write cycle has completed so a subsequent operation can be started.

Once the internally self-timed write cycle has started, an Acknowledge Polling routine can be initiated. This involves repeatedly sending a Start condition followed by a valid device address byte with the R/W bit set to logic '0'. The device will not respond with an ACK while the write cycle is ongoing. Once the internal write cycle has completed, the EEPROM will respond with an ACK, allowing a new read or write operation to be immediately initiated. A flowchart has been included in Figure 7-3 to better illustrate this technique.

Figure 7-3. Acknowledge Polling Flowchart



### 7.4 Write Cycle Timing

The length of the self-timed write cycle ( $t_{WR}$ ) is defined as the amount of time from the Stop condition, which begins the internal write cycle, to the Start condition of the first device address byte sent to the AT24C01C/AT24C02C/AT24C04C/AT24C08C, to which it subsequently responds with an ACK. Figure 7-4 shows this measurement. During the internally self-timed write cycle, any attempts to read from or write to the memory array will not be processed.

Figure 7-4. Write Cycle Timing



#### 7.5 Write Protection

The AT24C01C/AT24C02C/AT24C04C/AT24C08C utilizes a hardware data protection scheme that allows the user to write-protect the entire memory array contents when the WP pin is at  $V_{CC}$  (or a valid  $V_{IH}$ ). No write protection will be set if the WP pin is at GND or left floating.

Table 7-1. Write-Protect Behavior

| WP Pin Voltage | Part of the Array Protected         |
|----------------|-------------------------------------|
| $V_{CC}$       | Full Array                          |
| GND            | None — Write Protection Not Enabled |

The status of the WP pin is sampled at the Stop condition for every byte write or page write operation prior to the start of an internally self-timed write cycle. Changing the WP pin state after the Stop condition has been sent will not alter or interrupt the execution of the write cycle.

If an attempt is made to write to the device while the WP pin has been asserted, the device will acknowledge the device address, word address and data bytes. However, no write cycle will occur when the Stop condition is issued. The device will immediately be ready to accept a new read or write operation.



## 8. Read Operations

Read operations are initiated in the same way as write operations, with the exception that the Read/ Write Select bit in the device address byte must be a logic '1'. There are three read operations:

- Current Address Read
- Random Read
- Sequential Read

#### 8.1 Current Address Read

The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the  $V_{CC}$  is maintained to the part. The address rollover during a read is from the last byte of the last page to the first byte of the first page of the memory.

A current address read operation will output data according to the location of the internal data word address counter. This is initiated with a Start condition, followed by a valid device address byte with the  $R/\overline{W}$  bit set to logic '1'. The device will ACK this sequence, and the current address data word is serially clocked out on the SDA line. All types of read operations will be terminated if the bus host does not respond with an ACK (it NACKs) during the ninth clock cycle. After the NACK response, the host may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence.

Figure 8-1. Current Address Read



#### Notes:

- 1. For the AT24C01C, AT24C02C and AT24C04C, the @ indicates the A1 hardware client address bit. For the AT24C08C, the @ indicates the A9 word address bit.
- 2. For the AT24C01C and AT24C02C, the \$ indicates the A0 hardware client address bit. For the AT24C04C and AT24C08C, the \$ indicates the A8 word address bit.

#### 8.2 Random Read

A random read begins in the same way as a byte write operation does to load in a new data word address. This is known as a "dummy write" sequence; however, the data byte and the Stop condition of the byte write must be omitted to prevent the part from entering an internal write cycle. Once the device address and word address are clocked in and acknowledged by the EEPROM, the bus host must generate another Start condition. The bus host now initiates a current address read by sending a Start condition, followed by a valid device address byte with the R/W bit set to logic '1'. In this second device address byte for the AT24C04C and AT24C08C, the bit positions usually reserved for the Most Significant bits of the word address (bit 1 for AT24C04C and bits 2 and 1 for AT24C08C) are "don't care" bits since the address that will be read from is determined only by what was sent in the dummy write portion of the sequence. The EEPROM will ACK the device address and serially clock out the data word on the SDA line. All types of read operations will be terminated if the bus host does not respond with an ACK (it NACKs) during the ninth clock cycle. After the NACK response,



the host may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence.

Figure 8-2. Random Read



#### Notes:

- 1. For the AT24C01C, AT24C02C and AT24C04C, the @ indicates the A1 hardware client address bit. For the AT24C08C, the @ indicates the A9 word address bit (R/W = 0) or a "don't care" bit (R/W = 1).
- 2. For the AT24C01C and AT24C02C, the \$ indicates the A0 hardware client address bit. For the AT24C04C and AT24C08C, the \$ indicates the A8 word address bit ( $R/\overline{W} = 0$ ) or a "don't care" bit ( $R/\overline{W} = 1$ ).
- 3. For the AT24C01C, the % indicates indicates a "don't care" bit. For the AT24C02C, AT24C04C and AT24C08C, the % indicates the A7 word address bit.

## 8.3 Sequential Read

Sequential reads are initiated by either a current address read or a random read. After the bus host receives a data word, it responds with an Acknowledge. As long as the EEPROM receives an ACK, it will continue to increment the word address and serially clock out sequential data words. When the maximum memory address is reached, the data word address will roll over and the sequential read will continue from the beginning of the memory array. All types of read operations will be terminated if the bus host does not respond with an ACK (it NACKs) during the ninth clock cycle. After the NACK response, the host may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence.

Figure 8-3. Sequential Read



#### **Notes:**

- 1. For the AT24C01C, AT24C02C and AT24C04C, the @ indicates the A1 hardware client address bit. For the AT24C08C, the @ indicates the A9 word address bit.
- 2. For the AT24C01C and AT24C02C, the \$ indicates the A0 hardware client address bit. For the AT24C04C and AT24C08C, the \$ indicates the A8 word address bit.

# 9. Device Default Condition from Microchip

The AT24C01C/AT24C02C/AT24C04C/AT24C08C is delivered with the EEPROM array set to logic '1', resulting in FFh data in all locations.



## 10. Packaging Information

## 10.1 Package Marking Information

## AT24C01C, AT24C02C, AT24C04C and AT24C08C: Package Marking Information



Note 1: ● designates pin 1

Note 2: Package drawings are not to scale

| Catalog Number Truncation                                                                                      |                                             |                                             |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------|
| AT24C01C                                                                                                       | 01C / ##: 1C                                |                                             |
| AT24C02C                                                                                                       | Truncation Code ###: (                      | 02C / ##: 2C                                |
| AT24C04C                                                                                                       | Truncation Code ###: (                      | 04C / ##: 4C                                |
| AT24C08C                                                                                                       | Truncation Code ###: 0                      | 08C / ##: 8C                                |
| Date Codes                                                                                                     |                                             | Voltages                                    |
| Y = Year code (last digit of calend<br>YY = Year code (last 2 digits of calend<br>WW = Week code (week of Janu | alendar year)                               | % = Minimum Voltage M: 1.7V min D: 2.5V min |
| CO = Country of Origin                                                                                         | P: Automotive Grade 1 9: Automotive Grade 3 | AT: Atmel ATM: Atmel ATM: Atmel ATML: Atmel |
| Trace Code                                                                                                     |                                             |                                             |
| NNN = Alphanumeric Trace Code                                                                                  | e (2 Characters for Small Packages)         |                                             |

#### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-057-SN Rev K Sheet 1 of 2

#### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | N   | MILLIMETERS |          |      |  |
|--------------------------|-----|-------------|----------|------|--|
| Dimension                | MIN | NOM         | MAX      |      |  |
| Number of Pins           | N   |             | 8        |      |  |
| Pitch                    | е   |             | 1.27 BSC |      |  |
| Overall Height           | Α   | ı           | -        | 1.75 |  |
| Molded Package Thickness | A2  | 1.25        | -        | -    |  |
| Standoff §               | A1  | 0.10        | -        | 0.25 |  |
| Overall Width            | Е   |             | 6.00 BSC |      |  |
| Molded Package Width     | E1  | 3.90 BSC    |          |      |  |
| Overall Length           | D   | 4.90 BSC    |          |      |  |
| Chamfer (Optional)       | h   | 0.25        | 1        | 0.50 |  |
| Foot Length              | L   | 0.40        | _        | 1.27 |  |
| Footprint                | L1  |             | 1.04 REF |      |  |
| Lead Thickness           | С   | 0.17        | ı        | 0.25 |  |
| Lead Width               | b   | 0.31        | -        | 0.51 |  |
| Lead Bend Radius         | R   | 0.07        | ı        | _    |  |
| Lead Bend Radius         | R1  | 0.07 – –    |          |      |  |
| Foot Angle               | θ   | 0°          | _        | 8°   |  |
| Mold Draft Angle         | θ1  | 5°          | _        | 15°  |  |
| Lead Angle               | θ2  | 0°          | _        | _    |  |

#### Notes:

Note:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M

 ${\tt BSC: Basic \ Dimension. \ Theoretically \ exact \ value \ shown \ without \ tolerances.}$ 

REF: Reference Dimension, usually without tolerance, for information purposes only.

5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-057-SN Rev K Sheet 2 of 2  $\,$ 



## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                         | N   | IILLIMETER: | S        |      |
|-------------------------|-----|-------------|----------|------|
| Dimension               | MIN | NOM         | MAX      |      |
| Contact Pitch           | Е   |             | 1.27 BSC |      |
| Contact Pad Spacing     | С   |             | 5.40     |      |
| Contact Pad Width (X8)  | X1  |             |          | 0.60 |
| Contact Pad Length (X8) | Y1  | ·           |          | 1.55 |

#### Notes:

Note:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2057-SN Rev K



## 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-086 Rev C Sheet 1 of 2

#### 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |      |          |      |
|--------------------------|-------------|------|----------|------|
| Dimension                | Limits      | MIN  | NOM      | MAX  |
| Number of Pins           | N           |      | 8        |      |
| Pitch                    | е           |      | 0.65 BSC |      |
| Overall Height           | Α           | 1    | -        | 1.20 |
| Molded Package Thickness | A2          | 0.80 | 1.00     | 1.05 |
| Standoff                 | A1          | 0.05 | -        | -    |
| Overall Width            | Е           |      | 6.40 BSC |      |
| Molded Package Width     | E1          | 4.30 | 4.40     | 4.50 |
| Overall Length           | D           | 2.90 | 3.00     | 3.10 |
| Foot Length              | L           | 0.45 | 0.60     | 0.75 |
| Footprint                | L1          |      | 1.00 REF |      |
| Lead Thickness           | С           | 0.09 | -        | 0.25 |
| Foot Angle               | $\varphi$   | 0°   | 4°       | 8°   |
| Lead Width               | b           | 0.19 | -        | 0.30 |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M  $\,$

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-086 Rev C Sheet 2 of 2



#### 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                | N          | IILLIMETER: | S    |      |
|--------------------------------|------------|-------------|------|------|
| Dimension                      | MIN        | NOM         | MAX  |      |
| Contact Pitch                  | E 0.65 BSC |             |      |      |
| Contact Pad Spacing            | С          |             | 5.80 |      |
| Contact Pad Width (X8)         | X1         |             |      | 0.45 |
| Contact Pad Length (X8)        | Y1         |             |      | 1.50 |
| Contact Pad to Center Pad (X6) | G1         | 0.20        |      |      |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2086 Rev B



# 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-21355-Q4B Rev C Sheet 1 of 2

# 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | MILLIMETERS |           |          |      |
|-------------------------|-------------|-----------|----------|------|
| Dimension               | Limits      | MIN       | NOM      | MAX  |
| Number of Terminals     | Z           |           | 8        |      |
| Pitch                   | е           |           | 0.50 BSC |      |
| Overall Height          | Α           | 0.50      | 0.55     | 0.60 |
| Standoff                | A1          | 0.00      | 0.02     | 0.05 |
| Terminal Thickness      | А3          | 0.152 REF |          |      |
| Overall Length          | D           |           | 2.00 BSC |      |
| Exposed Pad Length      | D2          | 1.40      | 1.50     | 1.60 |
| Overall Width           | Е           |           | 3.00 BSC |      |
| Exposed Pad Width       | E2          | 1.20      | 1.30     | 1.40 |
| Terminal Width          | b           | 0.18      | 0.25     | 0.30 |
| Terminal Length         | L           | 0.25      | 0.35     | 0.45 |
| Terminal-to-Exposed-Pad | K           | 0.20      | -        | -    |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21355-Q4B Rev C Sheet 2 of 2



# 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy Global Package Code YNZ

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                 | MILLIMETERS |          |      |      |
|---------------------------------|-------------|----------|------|------|
| Dimension Limits                |             | MIN      | NOM  | MAX  |
| Contact Pitch                   | Е           | 0.50 BSC |      |      |
| Optional Center Pad Width       | X2          |          |      | 1.60 |
| Optional Center Pad Length      | Y2          |          |      | 1.40 |
| Contact Pad Spacing             | С           |          | 2.90 |      |
| Contact Pad Width (X8)          | X1          |          |      | 0.30 |
| Contact Pad Length (X8)         | Y1          |          |      | 0.85 |
| Contact Pad to Center Pad (X8)  | G1          | 0.33     |      |      |
| Contact Pad to Contact Pad (X6) | G2          | 0.20     |      |      |
| Thermal Via Diameter            | V           |          | 0.30 |      |
| Thermal Via Pitch               | EV          |          | 1.00 |      |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-23355-Q4B Rev C



# 5-Lead Plastic Thin Small Outline Transistor (NMB) [TSOT] Atmel Legacy Global Package Code TSZ

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-21344 Rev B Sheet 1 of 2



# 5-Lead Plastic Thin Small Outline Transistor (NMB) [TSOT] Atmel Legacy Global Package Code TSZ

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units | N        | IILLIMETERS |      |
|--------------------------|-------|----------|-------------|------|
| Dimension Limits         |       | MIN      | NOM         | MAX  |
| Number of Leads          | N     | 5        |             |      |
| Pitch                    | е     | 0.95 BSC |             |      |
| Outside lead pitch       | e1    | 1.90 BSC |             |      |
| Overall Height           | Α     | -        | -           | 1.10 |
| Molded Package Thickness | A2    | 0.70     | 0.90        | 1.00 |
| Standoff                 | A1    | -        | -           | 0.10 |
| Overall Width            | Е     | 2.80 BSC |             |      |
| Molded Package Width     | E1    | 1.60 BSC |             |      |
| Overall Length           | D     | 2.90 BSC |             |      |
| Foot Length              | L     | 0.30     | -           | 0.60 |
| Footprint                | L1    | 0.60 REF |             |      |
| Foot Angle               | θ     | 0°       | -           | 8°   |
| Lead Thickness           | С     | 0.08     | -           | 0.20 |
| Lead Width               | b     | 0.30     | -           | 0.50 |

#### Notes:

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21344 Rev B Sheet 2 of 2



# 5-Lead Plastic Thin Small Outline Transistor (NMB) [TSOT] Atmel Legacy Global Package Code TSZ

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                | Units  | MILLIMETERS |          |      |
|--------------------------------|--------|-------------|----------|------|
| Dimensior                      | Limits | MIN         | NOM      | MAX  |
| Contact Pitch                  | E      |             | 0.95 BSC |      |
| Contact Pad Spacing            | С      |             | 2.60     |      |
| Contact Pad Width (X5)         | X1     |             |          | 0.60 |
| Contact Pad Length (X5)        | Y1     |             |          | 1.05 |
| Contact Pad to Center Pad (X2) | G      | 0.20        |          |      |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-23344 Rev B



## 11. Revision History

### **Revision B (January 2025)**

Removed TSSOP Grade 3 offering. Updated DC Characteristics table to remove "Typical" column. Updated package drawings to current version. Replaced terminology "Master" and "Slave" with "Host" and "Client", respectively.

#### Revision A (January 2019)

Updated to the Microchip template. Microchip DS20006141 replaces Atmel document 8819. Removed non-applicable Output High-Voltage DC parameter. Updated Part Marking Information. Updated the "Software Reset" section. Added ESD rating. Removed lead finish designation. Updated trace code format in package markings. Added a figure for "System Configuration Using Two-Wire Serial EEPROMs". Updated "Block Diagram" figure. Updated section content throughout for clarification. Removed the Automotive Grade 2 option. Added the SOT23 package option and package drawing. Updated the SOIC, TSSOP and UDFN package drawings to Microchip format.

#### **Atmel Document 8819 Revision C (September 2016)**

Added the Automotive Grade 2 and 3, UDFN options, ordering code detail and table of contents. Updated the "Software Reset" section, part marking, and the 8S1 package drawing.

#### **Atmel Document 8819 Revision B (August 2014)**

Increased  $t_{AA}$  maximum from 90 ns to 900 ns. Updated the 8X package drawing, footers, and the disclaimer page.

#### Atmel Document 8819 Revision A (December 2012)

Initial document release.



## 12. Product Identification System

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



#### Examples

| Device             | Package | Package<br>Drawing<br>Code | Package<br>Option | Shipping Carrier Option     | Automotive<br>Grade |
|--------------------|---------|----------------------------|-------------------|-----------------------------|---------------------|
| AT24C01C-SSPD-T    | SOIC    | SN                         | SS                | Tape and Reel               | Grade 1             |
| AT24C02C-SS9M-T    | SOIC    | SN                         | SS                | Tape and Reel               | Grade 3             |
| AT24C04C-SSPD-T    | SOIC    | SN                         | SS                | Tape and Reel               | Grade 1             |
| AT24C08C-XPD-T     | TSSOP   | ST                         | Χ                 | Tape and Reel               | Grade 1             |
| AT24C08C-MA9M-E    | UDFN    | Q4B                        | MA                | Tape and Reel               | Grade 3             |
| AT24C01C-MAPD-E    | UDFN    | Q4B                        | MA                | Extended Qty. Tape and Reel | Grade 1             |
| AT24C04C-MA9M-E    | UDFN    | Q4B                        | MA                | Extended Qty. Tape and Reel | Grade 3             |
| AT24C02C-STPD-TVAO | SOT23   | NMB                        | ST                | Tape and Reel               | Grade 1             |
| AT24C04C-STPD-TVAO | SOT23   | NMB                        | ST                | Tape and Reel               | Grade 1             |
| AT24C08C-ST9M-TVAO | SOT23   | NMB                        | ST                | Tape and Reel               | Grade 3             |

## **Microchip Information**

#### **Trademarks**

The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at https://www.microchip.com/en-us/about/legal-information/microchip-trademarks.

ISBN: 979-8-3371-0450-8

#### **Legal Notice**

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip products are strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable".
   Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

