

## PD69104B1 and PD69104B1-F Errata

## **About this document**

This document captures all the known erratas for PD69104B1 and PD69104B1-F device versions.

# **Table of Contents**

| Abo                 | out this                                                      | s document                                                     | 1  |  |  |  |  |
|---------------------|---------------------------------------------------------------|----------------------------------------------------------------|----|--|--|--|--|
| 1.                  | Errat                                                         | a for PD69104B1 and PD69104B1-F Devices                        | 3  |  |  |  |  |
|                     | 1.1. LED Behavior Due to Overload (OVL) or Short at Auto Mode |                                                                |    |  |  |  |  |
|                     | 1.2.                                                          | LED Behavior Due to OVL or Short while Punishment at Auto Mode |    |  |  |  |  |
|                     | 1.3.                                                          | Host Communication                                             | 3  |  |  |  |  |
|                     | 1.4.                                                          | UART and I <sup>2</sup> C Communications                       | 3  |  |  |  |  |
| 2. Revision History |                                                               |                                                                |    |  |  |  |  |
| The                 | e Micro                                                       | ochip Website                                                  | 8  |  |  |  |  |
| Pro                 | duct C                                                        | Change Notification Service                                    | 8  |  |  |  |  |
| Cu                  | stome                                                         | Support                                                        | 8  |  |  |  |  |
| Mic                 | rochip                                                        | Devices Code Protection Feature                                | 8  |  |  |  |  |
| Leç                 | gal No                                                        | ice                                                            | 8  |  |  |  |  |
| Tra                 | demai                                                         | ks                                                             | 9  |  |  |  |  |
| Qu                  | ality M                                                       | anagement System                                               | 10 |  |  |  |  |
| \/\c                | rldwid                                                        | a Sales and Service                                            | 11 |  |  |  |  |

### 1. Errata for PD69104B1 and PD69104B1-F Devices

This section lists the errata items and available solutions.

### 1.1 LED Behavior Due to Overload (OVL) or Short at Auto Mode

#### Description

The port LED stays **ON**, although ports are **OFF** due to disconnect. This scenario was detected at Auto Mode only. This behavior occurs:

- · Sometimes when two ports are connected.
- · Always when three or four ports are connected.

The sequence that causes the issue is:

- 1. OVL on all ports at the same time or Short on all ports at the same time.
- 2. Remove OVL or Short back to normal load on all ports at the same time, start-up, and then disconnect the ports in any order.
- 3. After disconnecting ports, some of the LEDs will stay ON although there is no load.

#### Workaround

Currently, there is no workaround for this issue.

### 1.2 LED Behavior Due to OVL or Short while Punishment at Auto Mode

#### Description

The port LED stays **ON**, although port is **OFF** due to disconnect. This scenario was detected at Auto Mode only. This behavior occurs always:

- OVL or Short on one port, then two seconds punishment timer starts and disables this port from starting up, which causes this issue.
- · During this punishment time, disconnect the port.
- · After disconnecting the port, the LED will stay ON; although there is no load.

#### Workaround

Currently, there is no workaround for this issue.

#### 1.3 Host Communication

#### Description

 During UART communication, the PD69104B1 device writes zeros once the host starts to transmit the packet (starting from the first bit). The PD69104B1 device must wait until the host finishes the transmission and then starts to transmit another packet.

#### Workaround

The host must ignore any data containing 0 before receiving the header.

### 1.4 UART and I<sup>2</sup>C Communications

For UART communications, operation of registers 0x2-0x3, 0x4-0x5, 0x6-0x7, 0x8-0x9, and 0xA-0xB is reversed from operation published in the PD69104B1 - Generic Registers Map.

For I<sup>2</sup>C communication, operation is as described in the PD69104B1 - Generic Registers Map.

# Registers Mapping and Description for UART Operation Notes:

### R/W Access Key:

- COR Clear on Read. Register clears when read. Writing to these registers has no effect.
- R/W Read/Write. Register can be read or written.
- RO Read Only. Register can be read-only. Writing to these registers has no effect.
- SO Set Only. Writing 1 set the bit, Writing 0 bit is unchanged (Data read from these registers has no effect).
- / Bit (or Byte) default value depends on IC I/O configuration (pull-up or pull-down).

Table 1-1. Registers Mapping and Description for UART Operation

| Address<br>(HEX) | Register Name                                                                      | Width | Bits  | Detailed Description                                                         | General/Equation                                                                                                                                                                                                                               | Reset<br>Value<br>(HEX) | Read/<br>Write |
|------------------|------------------------------------------------------------------------------------|-------|-------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| 2                | PWREVN_COR                                                                         | 8     | [0:3] | Ports 1 to 4 power status change (occurs when a port is turned ON or OFF).   | Power Event register. Identical to PWREVN register (03h), except that reading this register clears both power                                                                                                                                  | 0                       | COR            |
|                  | [4:7] Ports 1 to 4 power good change (when power good status of the port changes). |       |       | 0                                                                            | COR                                                                                                                                                                                                                                            |                         |                |
| 3                | PWREVN                                                                             | 8     | [0:3] | Ports 1 to 4 power status change (occurs when a port is turned ON or OFF).   | Power Event register. Lower 4 bits indicate Power Enable events, which occur when a port is turned ON or OFF.                                                                                                                                  | 0                       | RO             |
|                  |                                                                                    |       | [4:7] | Ports 1 to 4 power good change (when power good status of the port changes). | Upper 4 bits are set when Power Good status of the applicable port(s) change. See STATPWR Register (10h) in the Register Map User Guide.                                                                                                       | 0                       | RO             |
| 4                | DETEVN_COR                                                                         | 8     | [0:3] | Ports 1 to 4 detection cycle completed.                                      | Detect and Classification<br>Event register. Identical to                                                                                                                                                                                      | 0                       | COR            |
|                  |                                                                                    |       | [4:7] | Ports 1 to<br>4 classifications<br>completed.                                | DETEVN register (05h),<br>except that reading this<br>register clears both DETEVN<br>and DETEVN_COR registers.                                                                                                                                 | 0                       | COR            |
| 5                | DETEVN                                                                             | 8     | [0:3] | Ports 1 to 4 detection cycle completed.                                      | Detection and Classification<br>Event register. Lower 4                                                                                                                                                                                        | 0                       | RO             |
|                  |                                                                                    |       | [4:7] | Ports 1 to<br>4 classifications<br>completed.                                | bits indicate that port has completed a detection cycle. upper 4 bits indicate port has completed classifying the PD. Detection's/Classification's results are available in ports' STATP register (0 Ch to 0 Fh). See Register Map User Guide. |                         |                |

| continued        |                                                                                                                                                                                                   |                                                    |                                                                                                                                                                                                                                       |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                     |                         |                |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| Address<br>(HEX) | Register Name                                                                                                                                                                                     | Width                                              | Bits                                                                                                                                                                                                                                  | Detailed Description                                                                                                                                                                                 | General/Equation                                                                                                                                                                                                                                    | Reset<br>Value<br>(HEX) | Read/<br>Write |
| 6                | FLTEVN_COR                                                                                                                                                                                        | 8                                                  | [0:3]                                                                                                                                                                                                                                 | Ports 1 to 4 over current time-out (t <sub>CUT</sub> ).                                                                                                                                              | Overload and Underload<br>Time Out register. Identical                                                                                                                                                                                              | 0                       | COR            |
|                  |                                                                                                                                                                                                   |                                                    | [4:7]                                                                                                                                                                                                                                 | Ports 1 to 4 disconnect time-out (t <sub>DIS</sub> ).                                                                                                                                                | to FLTEVN Register (07h) except that reading this register clears both FLTEVN and FLTEVN_COR registers.                                                                                                                                             | 0                       | COR            |
| 7                | FLTEVN                                                                                                                                                                                            | 8                                                  | [0:3]                                                                                                                                                                                                                                 | Ports 1 to 4 over current time-out (t <sub>CUT</sub> ).                                                                                                                                              | Overload and Underload Time Out register. Lower 4 bits indicate port is turned OFF because load current was above ICUT or ILIM lasted for longer than t <sub>CUT</sub> . Upper 4 bits indicate when port is turned OFF because PD was disconnected. | 0                       | RO             |
| 8                | TSEVN_COR                                                                                                                                                                                         | 8                                                  | [0:3]                                                                                                                                                                                                                                 | Ports 1 to 4 over current during start-up time-out (t <sub>START</sub> ).                                                                                                                            | Overload during Start Up<br>Time Out register. Identical<br>to TSEVN register (09h)                                                                                                                                                                 | 0                       | COR            |
|                  |                                                                                                                                                                                                   | [4:7] Ports 1 to 4 current register clears both TS |                                                                                                                                                                                                                                       | except that the reading this register clears both TSEVN and TSEVN_COR registers.                                                                                                                     | 0                                                                                                                                                                                                                                                   | COR                     |                |
| 9                | current during start-up time-out (t <sub>START</sub> ). A 4 bits indicate port i set bit indicates port i turned OFF becaus is turned OFF due unsuccessful start-up for period OFF because it was |                                                    | Overload during Start Up Time Out register. Lower 4 bits indicate port is turned OFF because of an unsuccessful start-up. Upper 4 bits indicate port is turned OFF because it was in current limit for longer than t <sub>LIM</sub> . | 0                                                                                                                                                                                                    | RO                                                                                                                                                                                                                                                  |                         |                |
|                  |                                                                                                                                                                                                   |                                                    | [4:7]                                                                                                                                                                                                                                 | Ports 1 to 4 current limit time-out (t <sub>LIM</sub> ). A set bit indicates port is turned OFF, since after start-up it was forced to limit the current for a period longer than t <sub>LIM</sub> . |                                                                                                                                                                                                                                                     |                         |                |
| A                | SUPEVN_COR                                                                                                                                                                                        | 8                                                  | [0:7]                                                                                                                                                                                                                                 | Register 0Ah Clear On<br>Read                                                                                                                                                                        | Supply Event register. Identical to SUPEVN register (0Bh) except that reading of this register clears both SUPEVN and SUPEVN_COR registers.                                                                                                         | 0                       | COR            |

| con              | continued     |            |                                                                                                                                                                                                                                     |                                                                                                                                                          |                                                                                                      |                         |                |
|------------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| Address<br>(HEX) | Register Name | Width      | Bits                                                                                                                                                                                                                                | Detailed Description                                                                                                                                     | General/Equation                                                                                     | Reset<br>Value<br>(HEX) | Read/<br>Write |
| В                | SUPEVN        | 8          | [0]                                                                                                                                                                                                                                 | IC power is externally<br>supplied from one of<br>the ports – Microchip<br>proprietary                                                                   | Supply Event register.  Bits in this register indicate problems with power supplies, temperature, or | 0                       | RO             |
|                  |               |            | [1]                                                                                                                                                                                                                                 | Reserved                                                                                                                                                 | MOSFET failures.                                                                                     | 1                       | RO             |
|                  |               |            | [2]                                                                                                                                                                                                                                 | Chip temperature is<br>over the temperature<br>alarm threshold (9Dh)<br>– Microchip proprietary                                                          |                                                                                                      | 0                       | RO             |
|                  |               |            | [3]                                                                                                                                                                                                                                 | Over Voltage Lock<br>Out (OVLO) on main<br>supply (V <sub>MAIN</sub> ) –<br>Microchip proprietary                                                        |                                                                                                      | 0                       | RO             |
|                  |               |            | [4]                                                                                                                                                                                                                                 | Under Voltage Lock<br>Out (UVLO) on main<br>supply (V <sub>MAIN</sub> ).                                                                                 |                                                                                                      | 1                       | RO             |
|                  |               | [5]<br>[6] | [5]                                                                                                                                                                                                                                 | One port or more<br>were denied to<br>power-up due to<br>power management –<br>Microchip proprietary                                                     |                                                                                                      | 1                       | RO             |
|                  |               |            | [6]                                                                                                                                                                                                                                 | If this bit is set, one or more MOSFETs may have failed. To determine which ports may have bad FETs, read the HPSTAT registers (49h, 4Eh, 53h, and 58h). |                                                                                                      | 0                       | RO             |
|                  |               |            | This bit is set in case of a thermal shutdown. All ports are turned OFF. This bit can be cleared by reading SUPEVN_COR but TSD bit in WDOG register (42h) will remain set as long as temperature remains above the threshold value. |                                                                                                                                                          | 0                                                                                                    | RO                      |                |

# 2. Revision History

| Revision | Date    | Description      |
|----------|---------|------------------|
| A        | 10/2021 | Initial Revision |

## The Microchip Website

Microchip provides online support via our website at www.microchip.com/. This website is used to make files and information easily available to customers. Some of the content available includes:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Product Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to www.microchip.com/pcn and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- **Local Sales Office**
- Embedded Solutions Engineer (ESE)
- **Technical Support**

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: www.microchip.com/support

## Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

## Legal Notice

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/ design-help/client-support-services.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified Iogo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved.

ISBN: 978-1-5224-9129-3

# **Quality Management System**

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                |
|---------------------------|-----------------------|-------------------------|-----------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4485-5910     |
| Technical Support:        | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| www.microchip.com/support | China - Chongqing     | Japan - Osaka           | Finland - Espoo       |
| Web Address:              | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| www.microchip.com         | China - Dongguan      | Japan - Tokyo           | France - Paris        |
| Atlanta                   | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Duluth, GA                | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Tel: 678-957-9614         | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching    |
| Fax: 678-957-1455         | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700     |
| Austin, TX                | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan        |
| Tel: 512-257-3370         | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Boston                    | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Westborough, MA           | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-72400    |
| Tel: 774-760-0087         | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| Fax: 774-760-0088         | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370    |
| Chicago                   | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich      |
| Itasca, IL                | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0  |
| Tel: 630-285-0071         | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| Fax: 630-285-0075         | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| Dallas                    | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Addison, TX               | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| Tel: 972-818-7423         | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| Fax: 972-818-2924         | China - Suzhou        | Taiwan - Taipei         | Italy - Milan         |
| Detroit                   | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| Novi, MI                  | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781   |
| Tel: 248-848-4000         | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova        |
| Houston, TX               | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| Tel: 281-894-5983         | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| Indianapolis              | China - Xiamen        |                         | Tel: 31-416-690399    |
| Noblesville, IN           | Tel: 86-592-2388138   |                         | Fax: 31-416-690340    |
| Tel: 317-773-8323         | China - Zhuhai        |                         | Norway - Trondheim    |
| Fax: 317-773-5453         | Tel: 86-756-3210040   |                         | Tel: 47-72884388      |
| Tel: 317-536-2380         |                       |                         | Poland - Warsaw       |
| Los Angeles               |                       |                         | Tel: 48-22-3325737    |
| Mission Viejo, CA         |                       |                         | Romania - Bucharest   |
| Tel: 949-462-9523         |                       |                         | Tel: 40-21-407-87-50  |
| Fax: 949-462-9608         |                       |                         | Spain - Madrid        |
| Tel: 951-273-7800         |                       |                         | Tel: 34-91-708-08-90  |
| Raleigh, NC               |                       |                         | Fax: 34-91-708-08-91  |
| Tel: 919-844-7510         |                       |                         | Sweden - Gothenberg   |
| New York, NY              |                       |                         | Tel: 46-31-704-60-40  |
| Tel: 631-435-6000         |                       |                         | Sweden - Stockholm    |
| San Jose, CA              |                       |                         | Tel: 46-8-5090-4654   |
| Tel: 408-735-9110         |                       |                         | UK - Wokingham        |
| Tel: 408-436-4270         |                       |                         | Tel: 44-118-921-5800  |
| Canada - Toronto          |                       |                         | Fax: 44-118-921-5820  |
| Tel: 905-695-1980         |                       |                         |                       |
| Fax: 905-695-2078         |                       |                         |                       |
|                           |                       |                         |                       |