

# PIC32MX1XX/2XX 28/44-pin XLP Family Silicon Errata and Data Sheet Clarification

The PIC32MX1XX/2XX 28/44-pin XLP family devices that you have received conform functionally to the current Device Data Sheet (DS60001404E), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC32MX1XX/2XX 28/44-pin XLP family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A3).

Data Sheet clarifications and corrections start on page 13

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> X IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB X IDE in conjunction with a hardware debugger:

- Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB X IDE project.
- Configure the MPLAB X IDE project for the appropriate device and hardware debugger.
- 4. Select <u>Window > Dashboard</u>, and then click the **Refresh Debug Tool Status** icon ( ).
- The part number and the Device and Revision ID values appear in the **Output** window

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The Device and Revision ID values for the various PIC32MX1XX/2XX 28/44-pin XLP family silicon revisions are shown in Table 1.

TABLE 1: SILICON DEVREV VALUES

| Dord Normhou    | Device ID <sup>(1)</sup> | Revision ID for S | Revision ID for Silicon Revision <sup>(1)</sup> |  |  |
|-----------------|--------------------------|-------------------|-------------------------------------------------|--|--|
| Part Number     | Device in(-)             | A1                | А3                                              |  |  |
| PIC32MX154F128B | 0x07800053               |                   |                                                 |  |  |
| PIC32MX174F256B | 0x07801053               |                   |                                                 |  |  |
| PIC32MX254F128B | 0x07808053               |                   |                                                 |  |  |
| PIC32MX274F256B | 0x07803053               | 04                | 00                                              |  |  |
| PIC32MX154F128D | 0x07804053               | 0x1               | 0x3                                             |  |  |
| PIC32MX174F256D | 0x07805053               |                   |                                                 |  |  |
| PIC32MX254F128D | 0x07806053               |                   |                                                 |  |  |
| PIC32MX274F256D | 0x07807053               |                   |                                                 |  |  |

Note 1: Refer to the "Memory Organization" and "Special Features" chapters in the current Device Data Sheet (DS60001404E) for a detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

| Module                     | Feature                                                                                                                                                                 | Item                                                                                                         | Issue Summary                                                                                                                                                                                                 |    | cted<br>ions <sup>(1)</sup> |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------|
|                            |                                                                                                                                                                         |                                                                                                              | -                                                                                                                                                                                                             | A1 | А3                          |
| ADC                        | IVREF                                                                                                                                                                   | 1.                                                                                                           | Reading internal IVREF from the ADC module is not supported.                                                                                                                                                  | Х  |                             |
| CLKO                       | Clock Output                                                                                                                                                            | 2.                                                                                                           | A clock signal is present on the CLKO pin, regardless of the clock source and setting of the CLKO Enable Configuration bit, during a Power-on Reset (POR) condition.                                          | х  | Х                           |
| Configuration<br>Words     | Mismatch                                                                                                                                                                | 3.                                                                                                           | Configuration word mismatch logic is non-functional.                                                                                                                                                          | Х  | Х                           |
| СТМИ                       | Edge-sensitive<br>Trigger                                                                                                                                               | 4.                                                                                                           | Edge-sensitive trigger is not functioning for generating an Asynchronous pulse.                                                                                                                               | Х  | Х                           |
| СТМИ                       | CTED Input                                                                                                                                                              | 5.                                                                                                           | The EDGEN bit generates a glitch on the CTED input causing a false trigger.                                                                                                                                   | Х  | Х                           |
| СТМИ                       | Temperature<br>Sensor                                                                                                                                                   | 6.                                                                                                           | Temperature sensor measurement is not supported for CTMUCON<1:0> = range 2 or 3.                                                                                                                              | Х  | Х                           |
| СТМИ                       | Temperature<br>Sensor                                                                                                                                                   | 7.                                                                                                           | Internal temperature sensor accuracy does not meet the data sheet specification.                                                                                                                              | Х  | Х                           |
| СТМИ                       | CTMU current source isn't enabled in Idle mode (CTMUSIDL bit = 1), which prevents ADC, if enabled in Idle mode, from being able to measure the CTMU temperature sensor. |                                                                                                              |                                                                                                                                                                                                               |    | Х                           |
| СТМИ                       | Current<br>Sourcing                                                                                                                                                     | 9.                                                                                                           | The CTMU module does not meet the current sourcing range data sheet specifications.                                                                                                                           | Х  | Х                           |
| CTMU Time<br>Generation 10 |                                                                                                                                                                         |                                                                                                              | When Time Generation mode is enabled by setting the TGEN bit (CTMUCON<12>), the manual current sourcing set by the EDG1STAT bit (CTMUCON <24>) from the CTMU is non-functional.                               | х  | х                           |
| Deep Sleep                 | _                                                                                                                                                                       | 11.                                                                                                          | The user application must not attempt to enter Deep Sleep mode for a period of 50 µs after exiting Reset on start-up or the device will never recover and is no longer able to be erased and/or reprogrammed. | х  |                             |
| Deep Sleep                 | DSGPR1<br>Register                                                                                                                                                      | 12.                                                                                                          | On transition from Deep Sleep mode to VBAT mode, semaphore DSGPR1 register does not retain data.                                                                                                              | Х  | Х                           |
| Deep Sleep                 | Configuration<br>Word                                                                                                                                                   | 13.                                                                                                          | If a rare Configuration Word bit mismatch occurs while in Deep Sleep mode, the device will be non-functional until a POR.                                                                                     | Х  |                             |
| Deep Sleep                 | DSBOR                                                                                                                                                                   | 14.                                                                                                          | Inconsistent DSBOR status bit (DSCON<1>) values occur after a Deep Sleep BOR event.                                                                                                                           | Х  | Х                           |
| Deep Sleep                 | Current<br>Specification                                                                                                                                                | 15.                                                                                                          | The Deep Sleep Current specification is not met at less than 0°C operation.                                                                                                                                   | Х  | Х                           |
| Deep Sleep                 | DSWAKE                                                                                                                                                                  | 16.                                                                                                          | Upon wake-up from Deep Sleep mode, the DSWAKE register does not always indicate the correct wake-up event source.                                                                                             | Х  | Х                           |
| Deep Sleep                 | DPSLP Status<br>Bit                                                                                                                                                     | P Status  The DPSLP Deep Sleep Mode status bit, DPSLP (RSCON<10>), is incorrectly set even though Deep Sleep |                                                                                                                                                                                                               | х  |                             |
| FSCM                       | Interrupts                                                                                                                                                              | 18.                                                                                                          | The Fail-Safe Clock Monitor should be a NMI interrupt instead of a user-selectable IEC0<29> interrupt.                                                                                                        |    |                             |
| I <sup>2</sup> C           | ldle                                                                                                                                                                    | 19.                                                                                                          | The I <sup>2</sup> C module resets after Idle mode when the SIDL bit (I2CxCON<13>) is set.                                                                                                                    | Х  | Х                           |
| I <sup>2</sup> C           | Start/Restart                                                                                                                                                           | 20.                                                                                                          | When the I <sup>2</sup> C module is in Slave mode, Start and Restart Interrupt are not functional on all devices.                                                                                             | Х  | Х                           |
|                            |                                                                                                                                                                         |                                                                                                              |                                                                                                                                                                                                               |    |                             |

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

TABLE 2: SILICON ISSUE SUMMARY (CONTINUED)

| Module                                 | Feature                 | Item | Issue Summary                                                                                                                                                                                                                  |    | cted<br>ions <sup>(1)</sup> |
|----------------------------------------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------|
|                                        |                         |      |                                                                                                                                                                                                                                | A1 | А3                          |
| I <sup>2</sup> C                       | Start/Stop              | 21.  | The I <sup>2</sup> C Start bit, S (I2C1STAT<3>), is not cleared and the Stop bit, P (I2C1STAT<4>), is not set when an external I <sup>2</sup> C master creates a Stop condition immediately after a Start condition.           | Х  | Х                           |
| TDO                                    | Programming             | 22.  | Hardware automatically configures and enables the TDO output pin function, which toggles when any PGECx/PGEDx pair are used during programming.                                                                                | х  |                             |
| I/O                                    | Injection<br>Current    | 23.  | Non-5v tolerant I/O pins do not support the high-side injection current parameter specification (DI60b) VIN > VDD.                                                                                                             | Х  | Х                           |
| Input<br>Capture                       | Debug                   | 24.  | Freeze in Debug is not supported when using ICAP with DMA.                                                                                                                                                                     | Х  | Х                           |
| LVD                                    | Interrupt               | 25.  | An HLVD interrupt is a NMI type instead of a user-selectable IEC0<29> interrupt.                                                                                                                                               | Х  |                             |
| LVD                                    | _                       | 26.  | The LVD module is non-functional and the HLVD module trip thresholds do not meet the data sheet specifications.                                                                                                                | Х  | Х                           |
| SOSC                                   | SOSC Crystals           | 27.  | SOSC crystals with ESR <= $50 \text{ k}\Omega$ fail to oscillate at -40°C.                                                                                                                                                     | Χ  | Х                           |
| Input/Output 28 underflow, OBUF, are g |                         |      | The PMP input buffer full flag, IB0F, and the output buffer underflow, OBUF, are getting set as soon as the PMP module is enabled in Slave mode (PMPTTL bit (PMCON<10>) is equal to '1').                                      | х  | х                           |
| PMP                                    | Interrupts              | 29.  | No PMP interrupts are generated in EPSP mode when the WAITE<1:)> bits (PMMODE<1:0>) are equal to '0'.                                                                                                                          | Х  | Х                           |
| RCON                                   | Deep Sleep              | 30.  | If the DSEN bit (DSCON<15>) is equal to '1', Deep Sleep Enable is set during a VDD nominal to BOR back to VDD nominal event, the Deep Sleep Status bit, DPSLP (RCON<10>) is set even though Deep Sleep mode was never entered. | x  |                             |
| RTCC                                   | RTCC                    | 31.  | The RTCC module does not function in VBAT mode.                                                                                                                                                                                | Х  | Х                           |
| SPI                                    | TMR1 Register           | 32.  | The Shift Register Empty Status bit, SRMT (SPIxSTAT<7>), may be incorrect when the shift register becomes empty when a transmit becomes empty at the same time.                                                                | х  | х                           |
| Timer1                                 | TMR1 Register           | 33.  | In Asynchronous mode, the TMR1 register remains at the initial set value for 5 external clock pulses after wake-up from Sleep mode.                                                                                            | х  | х                           |
| Timer1                                 | Counter Mode            | 34.  | In asynchronous external counter mode, Timer1 does not reflect the first count from an external T1CLK input.                                                                                                                   | Х  | Х                           |
| Timer1                                 | Asynchronous<br>Mode    | 35.  | In Asynchronous mode, Timer 1 counts beyond the period value when the period is 0x01.                                                                                                                                          | Х  | Х                           |
| Timer1                                 | Gated Mode              | 36.  | Timer1 does not work properly in Gated mode with the prescaler enabled.                                                                                                                                                        | Х  | Х                           |
| Timer1                                 | TMR1 Register<br>Writes | 37.  | Back-to-back writes to the TMR1 register are not allowed for four PBCLK cycles.                                                                                                                                                |    | Х                           |
| Timer1                                 | Asynchronous<br>Timer   | 38.  | The Asynchronous Timer Write Disable bit, TWDIS (TxCON<12>), and the Asynchronous Timer Write in Progress bit, TWIP (TxCON<11>), are non-functional.                                                                           | х  | х                           |
| Timer1                                 | Reset                   | 39.  | The Timer1 TCK input propagates undefined values if left floating after a Reset.                                                                                                                                               | Х  | Х                           |

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

TABLE 2: SILICON ISSUE SUMMARY (CONTINUED)

| Module                  | Feature                  | Item                                                                    | Issue Summary                                                                                                                                                                                                                                                         |            | cted<br>ions <sup>(1)</sup> |
|-------------------------|--------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------|
|                         |                          |                                                                         |                                                                                                                                                                                                                                                                       | <b>A</b> 1 | А3                          |
| Timer2-<br>Timer5       | Debug<br>Breakpoint      | 40.                                                                     | On a debug breakpoint, TMRx, x=2-5, may not be representative of the correct value.                                                                                                                                                                                   | Х          | Х                           |
| Timer2-<br>Timer5       | Internal Output<br>Clock | 41.                                                                     | The Timerx internal output clock to various peripherals, such as Output Compare modules, are not gated OFF on an active TxCK input, despite the TGATE bit (TxCON<7>) being disabled (i.e., set to '0').                                                               | х          | X                           |
| Timer2-<br>Timer5       | Period Match             | 42.                                                                     | Timer TMR event trigger/interrupt on a period match may not occur if it coincides with entry into Sleep mode.                                                                                                                                                         | Х          | Х                           |
| USB                     | Interrupts               | 43.                                                                     | UIDLE interrupts cease if the UIDLE interrupt flag is cleared.                                                                                                                                                                                                        | Х          | Χ                           |
| USB                     | Specifications           | 44.                                                                     | USB D+/D- Rise/Fall Times do not meet the data sheet specifications with five meter cable greater than +55°C.                                                                                                                                                         | Х          | Х                           |
| USB Low-Speed Operation |                          | 45.                                                                     | When the USB module is configured for Low-Speed operation, (i.e., LSPD bit (U1EPx<7>) = 1), the interrupt timer sets the T1MSECIF interrupt status flag (U1OTGIR <t1msecif>) every 8 ms instead of the expected 1 ms.</t1msecif>                                      | х          | Х                           |
| USB Activity Status 4   |                          | 46.                                                                     | If SYSCLK slowed to less than 16 MHz while the USB link is idle, powered-down, or deattached, software may not receive indication of USB activity Resume, SRP, HNP or reattach soon enough to meet the USB protocol. USB interrupts may also not be asserted in time. |            | X                           |
| PMP                     | Slave Mode               | 47.                                                                     | PMP in slave when in TTL mode is de-featured.                                                                                                                                                                                                                         | Х          | Х                           |
| IVREF                   | Comparator               | 48.                                                                     | Internal 1.2v IVREF reference is not supported for use with comparator reference.                                                                                                                                                                                     | Х          | Х                           |
| СТМИ                    | CTMU                     | 49.                                                                     | Capacitive measurement and time measurement features are not supported.                                                                                                                                                                                               | Х          | Х                           |
| Deep Sleep              | IPD                      | 50.                                                                     | Deep Sleep current exceeds maximum specification from -40°c to 0°c.                                                                                                                                                                                                   | Х          | Х                           |
| UART                    | High-Speed<br>Mode       | 51.                                                                     | The UART Stop bit duration is shorter than expected in High-Speed mode (UxMODE.BRGH =1) for baud rates less than 7.5 MBPS.                                                                                                                                            | Х          | Х                           |
| SOSC                    | SOSCRDY                  | 52. SOSCRDY may not properly reflect SOSC status when SOSC is disabled. |                                                                                                                                                                                                                                                                       | Х          | Х                           |
| USB Low-<br>Speed Mode  | Low-Speed<br>Mode        | 53.                                                                     | USB Low-Speed Device and Host modes are not supported.                                                                                                                                                                                                                |            | Х                           |
| Flash: RTSP             | RTSP                     | 54.                                                                     | RTSP of Configuration Words is not functional.                                                                                                                                                                                                                        | Х          | Х                           |

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A3).

#### 1. Module: ADC

Converting the Internal IVREF Band Gap, 1.2V, (internal AN14), the voltage source is not supported and will yield indeterminate results.

### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         |    |  |  |  |

#### 2. Module: CLKO

During any active reset, the OSC2/CLKO/RPA3/RA3 pin defaults temporarily to the CLKO output pin. A clock signal is present on the CLKO pin, regardless of the clock source and setting of the CLKO Enable Configuration bit, while the device is in Reset.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

# 3. Module: Configuration Words

Configuration Words mismatch logic is non-functional. Conversely, no device Reset as defined by the CMR bit (RCON<9>) would result from a very rare run-time Flash Configuration Word(s) bit change.

#### Work around

None.

#### **Affected Silicon Revisions**

|   | <b>A1</b> | А3 |  |  |  |
|---|-----------|----|--|--|--|
| ĺ | Χ         | Х  |  |  |  |

#### 4. Module: CTMU

Edge Sequencing mode, controlled by the EDGSEQUEN bit (CTMUCON<2>), and Edge mode are not functional.

#### Work around

Use level modes instead.

#### **Affected Silicon Revisions**

| A1 | А3 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 5. Module: CTMU

When set, the Edge Enable bit, EDGEN (CTMUCON<11>), generates a glitch on the selected CTEDx input, which causes a false trigger.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         | Х  |  |  |  |

# 6. Module: CTMU

Temperature sensor measurement is not supported for the IRNG<1:0> bits (CTMUCON<1:0>) = '0b01 and '0b10, current range 1 or 2.

### Work around 1

Use IRNG<1:0> bit '0b00 or '0b11.

#### Work around 2

Set the ADC sample rate for the temperature sensor to less than 1 ksps.

# **Affected Silicon Revisions**

| A1 | А3 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

# 7. Module: CTMU

Internal temperature sensor accuracy does not meet ±2°C specification, instead it is ±6°C.

### Work around

None.

| A1 | А3 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 8. Module: CTMU

If the ADC module is enabled in Idle mode, it should override the setting of the CTMUSIDL bit (CTMUCON<13>) = 1, (i.e., discontinue CTMU module operation when the device enters Idle mode), and if the ADC module attempts to make a CTMU temperature sensor measurement. However, it cannot because CTMU current sources aren't enabled in Idle mode.

#### Work around

Set the CTMUSIDL bit to '0' to continue module operation when the device enters Idle mode.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         | Χ  |  |  |  |

#### 9. Module: CTMU

The CTMU is greater than the maximum current sourcing range specifications in the data sheet when the IRNG bits in the CTMUCON register are set to '0b00 (715  $\mu A$  max.) and '0b11 (71.5  $\mu A$  max.), and when the device ambient temperature is less than +90°C.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

# 10. Module: CTMU

When Time Generation mode is enabled by setting the TGEN bit (CTMUCON<12>), the manual current sourcing set by the EDG1STAT bit (CTMUCON <24>) from the CTMU is non-functional.

### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Χ  |  |  |  |

### 11. Module: Deep Sleep

The user application must not attempt to enter Deep Sleep mode for a period of  $50~\mu s$  after exiting Reset on start-up or the device will never recover and is no longer able to be erased and/or reprogrammed.

#### Work around

Insure application does not enter deep sleep mode for at least 50  $\mu$ s after any reset. Institute 50  $\mu$ s delay using timer or software delay loop.

## **Affected Silicon Revisions**

| A | 1 | А3 |  |  |  |
|---|---|----|--|--|--|
| Х |   |    |  |  |  |

### 12. Module: Deep Sleep

On transition from Deep Sleep mode to VBAT mode, the semaphore DSGPR1 register does not retain its content as expected.

#### Work around

Enable DSBOR.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         | Χ  |  |  |  |

#### 13. Module: Deep Sleep

If a rare Configuration Word bit mismatch occurs while in Deep Sleep, the device will be non-functional until a POR.

#### Work around

None.

| A | 1 | А3 |  |  |  |
|---|---|----|--|--|--|
| Х |   |    |  |  |  |

# 14. Module: Deep Sleep

Inconsistent DSBOR status bit (DSCON<1>) values occur after a Deep Sleep BOR event.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | А3 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

# 15. Module: Deep Sleep

Exceeds maximum Deep Sleep current specification at less than +25°C:

- At 0°C, 5000 nA instead of 500 nA
- At -40°C, 7500 nA instead of 150 nA

# Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

# 16. Module: Deep Sleep

Upon wake-up from Deep Sleep, the DSWAKE register does not always indicate the correct wake-up event source.

### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

#### 17. Module: Deep Sleep

When Deep Sleep is enabled, DPSLP bit (RCON<10>) = 1, the DPSLP Deep Sleep Mode status bit (DPSLP) is incorrectly set on exit from VBAT even though Deep Sleep mode was not entered after a BOR/POR reset event.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

# 18. Module: FSCM

The Fail-Safe Clock Monitor should be a Non-maskable Interrupt (NMI) instead of a general purpose user-selectable IEC0<29> interrupt.

#### Work around

None.

# Affected Silicon Revisions

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Х         |    |  |  |  |

# 19. Module: I<sup>2</sup>C

The I<sup>2</sup>C module and SFRs are reset after entry into Idle mode when the SIDL bit (I2CxCON<13>) is set to '1' and module operation discontinues when the device enters Idle mode.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

### 20. Module: I<sup>2</sup>C

When the I<sup>2</sup>C module is in Slave mode, Start and Restart Interrupts are not occurring or properly reflected in the IFSx flag bits on all devices.

# Work around

Use software polling to test the I<sup>2</sup>C Start/Restart status bit, S (I2CxSTAT<3>).

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

# 21. Module: I<sup>2</sup>C

The I<sup>2</sup>C Start bit, S (I2C1STAT<3>), is not cleared and the Stop bit, P (I2C1STAT<4>), is not set when an external I<sup>2</sup>C master creates a Stop condition immediately after a Start condition.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### 22. Module: TDO

Hardware automatically configures and enables the TDO output pin function, which toggles when any PGECx/PGEDx pair is used during programming.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         |    |  |  |  |

#### 23. Module: I/O

Non-5v tolerant I/O pins do not support the highside injection current parameter specification DI60b (i.e., VIN > VDD). Even if the injection current is limited to less than 5 mA, a device reset can occur.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 24. Module: Input Capture

Freeze in Debug not supported when using ICAP with DMA.

# Work around

None.

#### Affected Silicon Revisions

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### 25. Module: LVD

A HLVD interrupt is a NMI type instead of a general purpose user selectable IEC0<29> interrupt.

# Work around

None

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

# 26. Module: LVD

The LVD module is non-functional the HLVD module trip thresholds do not meet the data sheet specifications.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 27. Module: SOSC

SOSC crystals with ESR less than or equal to  $50 \text{ k}\Omega$  fail to oscillate at -40°c.

# Work around

Select SOSC crystals with an ESR greater than 50 k $\Omega$ .

# **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         | Χ  |  |  |  |

#### 28. Module: PMP

The PMP input buffer full flag, IB0F, and the output buffer underflow flag, OBUF, are set as soon as the PMP module is enabled in Slave mode (PMPTTL bit (PMCON<10>) is equal to '1').

### Work around

During PMP slave mode initialization and before PMP interrupts are enabled, clear the input buffer full flag (IB0F bit (PMSTAT<8>) and the output buffer underflow flag (OBUF bit (PMSTAT<6>) when clearing any pending IFSx interrupt flags.

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

#### 29. Module: PMP

No PMP interrupts are generated in Enhanced Parallel Salve Port (EPSP) mode when the WAITE<1:0> bits (PMMODE<1:0>) are equal to '0'.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

#### 30. Module: RCON

If the DSEN bit (DSCON<15>) is equal to '1', Deep Sleep Enable is set during a VDD to BOR back to VDD event, the Deep Sleep Status bit, DPSLP (RCON<10>) is set even though Deep Sleep mode was never entered.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         |    |  |  |  |

# 31. Module: RTCC

The RTCC module does not function in VBAT mode. The RTCC timer does not increment, and therefore, does not keep time.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 32. Module: SPI

The Shift Register Empty status bit, SRMT (SPIxSTAT<7>), may be incorrect when the shift register becomes empty when a transmit becomes empty at the same time.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 33. Module: Timer1

In Asynchronous mode, (i.e., TCS bit (T1CON<1> = 1, TSYNC bit (T1CON<2> = 0, and TECS<1:0> (T1CON<9:8> =  $^{\circ}0b01$ ), the TMR1 register remains at the initial set value for 5 external clock pulses after wake-up from Sleep mode.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

# 34. Module: Timer1

In Asynchronous mode, (i.e., TCS bit (T1CON<1> = 1, TSYNC bit (T1CON<2> = 0, and TECS<1:0> (T1CON<9:8> =  $^{\circ}0b01$ ), Timer1 does not reflect the first count from an external T1CLK input

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         | Χ  |  |  |  |

# 35. Module: Timer1

Timer1 counts beyond the period value in Asynchronous mode when the period is 0x01.

# Work around

Set Timer1 period, PR1 to greater than 1.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

# 36. Module: Timer1

Timer1 does not work properly in Gated mode (i.e., TGATE bit (T1CON<7>) = 1, TCS bit (T1CON<1> = 0) with the prescaler enabled (TCKPS<1:0> bits (T1CON<5:4>) =  $^{\circ}$ 0b00).

# Work around

None.

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

### 37. Module: Timer1

Back-to-back CPU writes to the TMR1 register are not allowed for at least four PBCLK cycles.

### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### 38. Module: Timer1

The Asynchronous Timer Write Disable bit, TWDIS (TxCON<12>), and the Asynchronous Timer Write in Progress bit, TWIP (TxCON<11>), are non-functional.

#### Work around

None.

#### Affected Silicon Revisions

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### 39. Module: Timer1

The Timer1 external TCK input pin propagates undefined values if left floating after a Reset.

#### Work around

Place a 10k pull-down resistor on the T1CLK pin.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 40. Module: Timer2-Timer5

On a debug breakpoint, TMRx, where 'x' = 2-5, may not be representative of the correct count value.

# Work around

None

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Χ  |  |  |  |

#### 41. Module: Timer2-Timer5

The Timerx internal output clock to various peripherals, such as Output Compare modules, are not gated OFF on an active TxCK input,

despite the TGATE bit (TxCON<7>) being disabled (i.e., set to '0'). This condition may affect other peripherals that may utilize them.

# Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### 42. Module: Timer2-Timer5

A Timer TMR event trigger/interrupt on a period match may not occur if it coincides with entry into Sleep mode.

### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Χ         | Χ  |  |  |  |

#### 43. Module: USB

If the Idle Detect Interrupt Enable bit (IDLEIE bit (U1IE<4>)), is equal to '1' and the bus has been idle for more than 3 ms while the UIDLE interrupt flag is set; if software clears the interrupt flag and the bus remains idle, the UIDLE interrupt flag will not re-trigger a second time even after an additional 3 ms of J-state bus Idle condition.

#### Work around

Software can leave the UIDLE bit set until it has received some indication of bus resumption like "Resume" or "Reset". If, any time, the UIDLE bit is set, it would be acceptable to suspend the USB module, as long as this code is protected by USB Sleep Entry Guard (USLPGRD (U1PWRC<4>)) and USB Activity Pending (UACTPND (U1PWRC<7>)). Note that this will require software to clear the UIDLE interrupt enable bit to exit the USB ISR if using interrupt-driven code.

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 44. Module: USB

USB D+/D- Rise/Fall Times do not meet the specification with a 5 meter cable greater than +55°C. This will not affect certification as it is performed at +25°C.

#### Work around 1

Insure the USB cable is less than 3 meters in length.

### Work around 2

Insure ambient device temperature of less than +55°C.

#### **Affected Silicon Revisions**

| , | 41 | А3 |  |  |  |
|---|----|----|--|--|--|
|   | Χ  | Х  |  |  |  |

#### 45. Module: USB

When the USB module is configured for Low-Speed operation, (i.e., LSPD bit (U1EPx<7>) = 1), the interrupt timer sets the T1MSECIF interrupt status flag (U1OTGIR<T1MSECIF>) every 8 ms instead of the expected 1 ms.

#### Work around

Instead, use a general purpose timer for a period of 1 ms.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

# 46. Module: USB

If SYSCLK is slowed to less than 16 MHz while the USB link is idle, powered-down, or deattached the software may not receive indication of USB activity Resume, SRP, HNP, or reattach soon enough to meet the USB protocol. USB interrupts may also not be asserted in time.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 47. Module: PMP

PMP in Slave mode PMMODE<9:8> = 0b00 or 0b01 (i.e., MODE<1:0>) and PMCON<10>=1, (i.e., PMPTTL). The PMP module uses TTL input buffers then CS de-asserts before RD or WR strobe violating hold time requirements.

#### Work around

Use in Schmitt Trigger input buffer mode PMCON<10>=0 (i.e., PMPTTL=0).

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 48. Module: IVREF

Internal 1.2v IVREF reference is not supported for use with comparator reference.

#### Work around

Use CMxCON<4> (i.e., CREF) instead as the comparator voltage reference source.

#### **Affected Silicon Revisions**

| <b>A1</b> | А3 |  |  |  |
|-----------|----|--|--|--|
| Х         | Χ  |  |  |  |

# 49. Module: CTMU

The current sources of the various ranges are not constant as expected, therefore the capacitive and time measurement features of the CTMU are not supported.

#### Work around

None.

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Χ  |  |  |  |

# 50. Module: Deep Sleep

Exceeds maximum Deep Sleep current specification upon initial entry into Deep Sleep from -40°c to 0°c:

| Temp  | DS <35 sec | DS +45 sec | DS +100 sec | DS >150<br>sec |
|-------|------------|------------|-------------|----------------|
| -40°c | 500 µA     | 80 μΑ      | 20 μΑ       | 3 μΑ           |

| Temp | DS <32 sec | DS +60 sec | DS +90 sec | DS >130<br>sec |
|------|------------|------------|------------|----------------|
| 0°c  | 180 µA     | 45 µA      | 15 µA      | 0.5 μΑ         |

Note: "DS" stands for Deep Sleep entry.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

#### 51. Module: UART

The UART TX Stop bit duration is shorter than the expected in High-Speed mode (BRGH (UxMODE<3>) = 1) for baud rates less than 7.5 MBPS.

#### Work around

For baud rates less than 7.5 MBPS, operate the UART in Standard-Speed mode, that is, BRGH (UxMODE<3>) = 0. For baud rates greater than 7.5 MBPS operate the UART in High-Speed mode, that is. BRGH (UxMODE<3>) =1.

# **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

# 52. Module: SOSC

CLKSTAT.SOSCRDY remains a high when the SOSC is Off (OSCCON.SOSCEN = 0). CLKSTAT.SOSCRDY accurately reflects crystal status when SOSC is On (OSCCON.SOSCEN = 1).

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 53. Module: USB Low-Speed Mode

USB Low-Speed mode is not functional in both Device and Host modes due to signal integrity compliance issues.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### 54. Module: Flash: RTSP

Real-Time Serial Programming (RTSP) of Configuration Words is not functional.

### Work around

None.

| A | \1 | А3 |  |  |  |
|---|----|----|--|--|--|
| ) | Χ  | Χ  |  |  |  |

# **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS60001404**E**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

There are no new data sheet clarifications to report at this time.

# APPENDIX A: REVISION HISTORY

#### Rev A Document (4/2017)

Initial release of this document for revision A1 silicon, which includes the following silicon issues:

1. ADC, 2. CLKO, 3. Configuration Words, 4. CTMU, 4. CTMU, 5. CTMU, 6. CTMU, 7. CTMU, 8. CTMU, 9. CTMU, 10. CTMU, 11. Deep Sleep, 12. Deep Sleep, 13. Deep Sleep, 14. Deep Sleep, 15. Deep Sleep, 16. Deep Sleep, 17. Deep Sleep, 18. FSCM, 19. I<sup>2</sup>C, 20. I<sup>2</sup>C, 21. I<sup>2</sup>C, 22. TDO, 23. I/O, 24. Input Capture, 25. LVD, 26. LVD, 27. SOSC, 28. PMP, 29. PMP, 30. RCON, 31. RTCC, 32. SPI, 33. Timer1, 34. Timer1, 35. Timer1, 36. Timer1, 37. Timer1, 38. Timer1, 39. Timer1, 40. Timer2-Timer5, 41. Timer2-Timer5, 42. Timer2-Timer5, 43. USB, 44. USB, 45. USB, and 46. USB.

### Rev B Document (8/2017)

Data Sheet Clarification 1. 28-Lead QFN-S Package was added.

Added silicon issues: 47 (PMP), 48 (IVREF), 49 (CTMU), 50 (Deep Sleep).

Updated 1.

#### Rev C Document (9/2018)

Added silicon issue: 51. UART.

#### Rev D Document (01/2019)

Added Silicon Revision A3.

Added Silicon Issue: 52. SOSC

Rev E Document (04/2020)

Added Silicon Issue 53. USB Low-Speed Mode.

Rev F Document (10/2022)

Added Silicon Issue 54. Flash: RTSP

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, Bes Time, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach. Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017-2022, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-1398-5



# Worldwide Sales and Service

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** 

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA

Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang

Tel: 86-24-2334-2829 China - Shenzhen

Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian

Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

China - Zhuhai Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune

Tel: 91-20-4121-0141

Japan - Osaka Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770

Korea - Daegu Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok

Tel: 84-28-5448-2100

Tel: 66-2-694-1351 Vietnam - Ho Chi Minh

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4485-5910

Fax: 45-4485-2829 Finland - Espoo

Tel: 358-9-4520-820 France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

Germany - Haan Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820