# dsPIC33EPXXXGS70X/80X to dsPIC33CK256MP508 Migration and Performance Enhancement Guide #### INTRODUCTION Note: This migration document details the transition to the dsPIC33CK256MP508 devices. Please note that some features may not be available. Refer to the device-specific data sheet for more details. The device data sheets and errata are available for download from the Microchip Worldwide Website at: http://www.microchip.com. The dsPIC33CK256MP508 device family includes many new features and changes from the dsPIC33EPXXXGS70X/80X device family. The code developed for the dsPIC33EPXXXGS70X/80X family devices can be ported to the dsPIC33CK256MP508 family devices after making the appropriate changes, as described in this document. The dsPIC33CK256MP508 family devices feature many improvements and new capabilities, such as: - Higher Speed (100 MIPS) CPU with Additional Instructions for Improved Control Loop Execution - Increased Flash Program Memory, up to 256 Kbytes - · Increased RAM, up to 24 Kbytes - New High-Resolution PWM (250 ps) with Additional Features - Higher Speed ADC (3.5 Msps) with Additional Channels (up to 24) - New High-Speed Analog Comparator with Slope Compensation DAC - New Controller Area Network (CAN FD) modules - Additional Current Bias Generators (CBG) with Advanced Controls - Addition of Three Operation Amplifiers in Place of PGAs - New UART with Advanced Protocol Support - Additional Instances of UART and I<sup>2</sup>C - New Capture/Compare/PWM/Timer (MCCP/SCCP) Asynchronous Modules that are Able to Operate at Higher Clock Speeds than the CPU Clock - Improved Oscillator System with Flexible Auxiliary PLL - Additional Functional Safety Features: - New dual WDT - RAM Built-In Self Test (MBIST) - Backup FRC oscillator - Capacitorless voltage regulator - ECC with new Fault Injection and Status registers #### MIGRATION OVERVIEW This migration and performance enhancement guide discusses several enhancements, changes and application migration considerations related to the dsPIC33CK256MP508 family devices. The following are the key migration considerations: - · Pinouts of all packages have changed - · SFR addresses have changed - Peripheral Pin Select (PPS) mappings have changed - Interrupt Vector Tables (IVTs) have changed - I/O Port Change Notification Control registers have changed - · New peripherals: - High-Resolution PWM - CAN FD - Multiprotocol UART - DAC/Comparators - Dual WDT - Deadman Timer - Parallel Master Port (PMP) - Single-Edge Nibble Transmission (SENT) - Clocking options and assignments for peripherals have changed - · CLC input signals have changed - · Device Configuration registers have changed Each section of this document describes one peripheral or major feature of the dsPIC33CK256MP508 device family. For more information on new or modified modules, refer to the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). #### **Topics Covered Include:** | . 2 | |-----| | . 2 | | | | . 2 | | | | 3 | | . 3 | | | | . 3 | | | | 3 | | . 5 | | . 5 | | . 5 | | . 5 | | | #### CPU The CPU on dsPIC33CK256MP508 family devices is essentially the same as the dsPIC33EPXXXGS70X/80X CPU, but has a few additional instructions and can be operated at higher speeds. The CPU and Flash support higher instruction rates, up to 100 MIPS. All instructions from the dsPIC33EPXXXGS70X/80X devices will execute on the dsPIC33CK256MP508 family. Additional instructions have been added to offload software calculations in tight control loops. The new instructions are: - BFINT - BFINS - DIVF2 - DIV2.S and DIV2.U - Extensions to the DO instruction - FLIM and FLIM.V - MAX and MAX.V - MIN and MIN.V - NORM - LAC.D - SAC.D The DSP Accumulator registers, ACCA and ACCB, have been added to the shadow register set for context save/restore of DSP operations. For more information, refer to **Section 3.0 "CPU"** in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). For additional instruction set information, see the "16-Bit MCU and DSC Programmer's Reference Manual" (DS70000157). # HIGH-SPEED, 12-BIT ANALOG-TO-DIGITAL CONVERTER (ADC) The dsPIC33CK256MP508 family has a similar ADC with a few differences from the dsPIC33EPXXXGS70X/80X family. The main differences are: - Number of ADC cores is reduced from five on the dsPIC33EPXXXGS70X/80X devices to three on the dsPIC33CK256MP508 devices - The dsPIC33CK256MP508 devices have additional input channels, up to 24 - The dsPIC33CK256MP508 family ADC can operate slightly faster, up to 3.5 Msps - Calibration is no longer required on the dsPIC33CK256MP508 devices - The number of digital comparators is increased from two to four on the dsPIC33CK256MP508 devices - The number of oversampling filters is increased from two to four on the dsPIC33CK256MP508 devices The register interface is the same with additions and omissions to reflect the items listed above. # HIGH-RESOLUTION PWM WITH FINE EDGE PLACEMENT The dsPIC33CK256MP508 family has a new PWM module with increased resolution, up to 250 ps, and additional features and functions. The register interface is similar for the basic functions, but has many additions for new features. The synchronization and triggering methods have been changed and expanded to support more applications. The Fault inputs have been replaced with four highly configurable PWM Control Input (PCI) interfaces, per PWM generator instance, to allow for complex signal conditioning. Some of the new features include advanced data buffering, combinational triggers, combinational logic output and PWM event outputs. These features allow offloading the CPU when performing complex control algorithms. For more detailed information, see Section 12.0 "High-Resolution PWM with Fine Edge Placement" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). ### HIGH-SPEED ANALOG COMPARATOR WITH SLOPE COMPENSATION DAC The dsPIC33CK256MP508 family uses new comparator/DAC modules that feature a high-speed slope compensation DAC. The DAC supports high-speed ramping profiles that can be used in many control loops. The dsPIC33CK256MP508 devices have three instances of comparator/DACs, and the DACs are based on a Pulse Density Modulation (PDM) technique that allows fast changes in the DAC output voltage. Due to this design, the dsPIC33CK256MP508 devices do not have an external EXTREF1/2 reference. The PDM DAC supports Static DC, Slope, Hysteresis and Triangle Ramp modes. The comparator/DAC is tightly coupled with the ADC and PWM. For more detailed information, see Section 14.0 "High-Speed Analog Comparator with Slope Compensation DAC" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). ## CONTROLLER AREA NETWORK FLEXIBLE DATA-RATE (CAN FD) MODULE The dsPIC33CK256MP508 family has two instances of a new CAN module that supports CAN FD. The CAN FD protocol supports a larger data field and faster speeds to allow for higher bandwidth. The new CAN FD module also supports older CAN versions, including Version 2.0, which the dsPIC33EPXXXGS70X/80X devices support. The register interface has changed significantly and no longer uses the DMA for data transfer, as used on the dsPIC33EPXXXGS70X/80X devices. Instead of using the DMA, the dsPIC33CK256MP508 family allows the CAN to access RAM directly. The CAN FD module has seven configurable FIFOs that can be used for either transmit or receive, with the data stored in RAM itself. For more detailed information, see **Section 11.0** "Controller Area Network (CAN FD) Module" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). #### **OPERATIONAL AMPLIFIERS** The PGAs on the dsPIC33EPXXXGS70X/80X devices have been replaced with operational amplifiers on the dsPIC33CK256MP508 devices. The op amps can be used to condition ADC input signals to behave similar to the PGAs while providing the flexibility to perform other tasks. The dsPIC33CK256MP508 family provides up to three instances of op amp depending on the package pin count The op amps are controlled by two SFR registers: AMPCON1L and AMPCON1H, and remain in a low-power state until the AMPON bit is set. Each op amp can then be enabled independently by setting the corresponding AMPENx bit (x = 1, 2, 3). For more detailed information, see **Section 27.0 "Operational Amplifier"** in the *"dsPIC33CK256MP508 Family Data Sheet"* (DS70005349). ## MULTIPROTOCOL UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART) The dsPIC33CK256MP508 family devices have new UART modules with protocol support. Some of the supported protocols are LIN, DMX and smart card. The register interface has many differences to support the new features, including three multiple use data SFRs (UxP1, UxP2, UxP3) for the protocol modes. The UART features a new fractional Baud Rate Generator mode that improves target accuracy to common UART speeds. In LIN mode, the UART supports a new optional built-in checksum generation and verification. Two SFRs, UxTXCHK and UxRXCHK, provide access to the checksum values. The UART has an additional 'Event' interrupt (UxEVT) in addition to the transmit, receive and error interrupts. The 'Event' interrupt will trigger on auto-baud, Break, wake from Sleep and smart card events. For more detailed information, see Section 16.0 "Universal Asynchronous Receiver Transmitter (UART)" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). # CAPTURE/COMPARE/PWM/TIMER MODULES (MCCP AND SCCP) This section provides a brief summary of the new MCCP/SCCP modules in the dsPIC33CK256MP508 family devices. In addition to the TMR, OC and IC modules on the dsPIC33CK256MP508 family devices, the dsPIC33CK256MP508 family devices include several universal Capture/Compare/PWM/Timer modules, which provide the functionality of three different peripherals of the earlier dsPIC33 devices. These modules can operate in one of three major modes: - General Purpose Timer (TMR) - Output Compare/PWM (OC) - Input Capture (IC) The module is provided in two different forms, distinguished by the number of PWM outputs that the module can generate. Single output modules (SCCPs) provide only one PWM output. Multiple output modules (MCCPs) can provide up to six outputs and an extended range of power control features depending on the pin count of the particular device. All other features of the modules are identical. The dsPIC33CK256MP508 devices have one MCCP module and eight SCCP modules. Table 1 shows the possible maximum number of timers, input capture and output compare peripherals available on the dsPIC33CK256MP508 family devices. TABLE 1: MAXIMUM NUMBER OF PERIPHERALS FOR dsPIC33EPXXXGS70X/80X AND dsPIC33CK256MP508 FAMILIES | Peripheral | dsPIC33EPXXXGS70X/<br>80X | dsPIC33CK256MP508 | |-------------------|---------------------------|-----------------------------| | Input Capture | 4 | 9 (MCCP/SCCP) | | Output<br>Compare | 4 | 9 (MCCP/SCCP) | | 16-Bit Timer | 5 | 1 (TMR) + 9 (MCCP/<br>SCCP) | #### **General Purpose Timer (TMR)** The MCCP/SCCP can be used as a 32-bit general purpose timer or two 16-bit timers. Both 16-bit timers can generate an interrupt and one timer can also provide a trigger to other peripherals. Setting the T32 bit configures the MCCP/SCCP module as a single 32-bit timer. Table 2 shows the features comparison between previous TMR modules and the new MCCP/SCCP module in Timer mode. TABLE 2: COMPARISON BETWEEN DEDICATED TMR MODULE AND MCCP/SCCP IN TIMER MODE | Feature | TMR Module | MCCP/SCCP Module | |---------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | Number of 16-Bit Timers per Module | 1 | 2 | | Number of 32-Bit Timers per Module | Two modules are required | 1 | | Trigger to Other Module | Matches the timer rollover | Can be configured at a different time than the timer rollover | | Clock Synchronization | Synchronous only (except Timer1) | Asynchronous or synchronous | | Clock Source and Maximum Clock<br>Frequency | Clocked from CPU clock only;<br>frequency is limited by CPU clock | If the module is clocked from REFO, then it can be any clock source and frequency is not limited by CPU clock | #### **Output Compare/PWM (OC)** The MCCP/SCCP offers new features, such as 32-bit operation and a variety of output modes. Table 3 shows the features comparison between the previous OC module and the new MCCP/SCCP module in PWM mode. TABLE 3: COMPARISON BETWEEN DEDICATED OC MODULE AND MCCP/SCCP MODULE IN PWM MODE | Feature | OC Module | MCCP/SCCP Module | |---------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Number of PWM Outputs | One | One for SCCP and up to six for MCCP | | Motor Control and Switching Applications | Not supported | Supported (DC, BLDC motors, half and full-bridge switches) | | Output Modes | Single Output mode | Single Output mode, Brush DC Motor Output<br>mode (forward and reverse), Half-Bridge<br>Output mode, Push-Pull Output mode,<br>Output Scan mode | | Dead-Time Control | Not supported | Supported | | Number of Modules for 32-Bit<br>Operation | Two modules are required | One | | Clock Source and Maximum Clock<br>Frequency | Clocked from CPU clock only; frequency is limited by CPU clock | If module is clocked from REFO, then it can<br>be any clock source and frequency is not<br>limited by CPU clock | #### Input Capture (IC) The MCCP/SCCP module can also be used as an input capture module in 16-bit or 32-bit mode. It is different from the previous dedicated peripheral, where two IC modules were required for 32-bit operation. In Input Capture mode, the MCCP/SCCP module can be asynchronous and work from any clock source if it is used with the REFO module. For more information, refer to Section 22.0 "Capture/Compare/PWM/Timer Modules (SCCP/MCCP)" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). #### **OSCILLATOR CONFIGURATION** The dsPIC33EPXXXGS70X/80X and dsPIC33CK256MP508 families have a similar oscillator system with a few differences: - · New high-speed PLL - · Configurable auxiliary PLL - · Dedicated CAN clock output #### **PLL** The dsPIC33CK256MP508 features a new high-speed PLL that has some additional features and available output options. The PLL in the dsPIC33CK256MP508 devices can operate up to 1.6 GHz and has dual post-scalers for additional frequency division resolution. The PLL subsystem also has some fixed dividers that directly feed some of the high-speed peripherals, such as the ADC, PWM and comparator/DAC. The register interfaces are very similar, however, there is an additional register, PLLDIV, that controls a pair of postscalers. #### **Auxiliary PLL Module** The dsPIC33EPXXXGS70X/80X devices implement a fixed 16x auxiliary PLL clock generator. This has been replaced with a 2nd instance of the dsPIC33CK256MP508 family's main PLL, which features a configurable feedback divider, pre- and post-dividers for maximum flexibility. The auxiliary PLL has it's own SFRs to configure: ACLKCON1, APLLFBD1 and APLLDIV1. #### **CAN Clock Control** The dsPIC33CK256MP508 family implements a new CAN-specific Clocking Control register, CANCLKCON. It allows a discrete clock for the CAN FD module and has many clock input sources and a configurable post-divider for maximum flexibility. For more detailed information, see Section 9.0 "Oscillator with High-Frequency PLL Configuration" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). #### DMA CONTROLLER The dsPIC33CK256MP508 family implements a different DMA controller than the dsPIC33EPXXXGS70X/80X devices. The architecture is similar, but the register interface is completely different. Both device families implement four unidirectional channels between a peripheral and RAM, with triggering based on interrupts. The dsPIC33EPXXXGS70X/80X devices' DMA was limited to a set number of peripherals that were DMA capable. However, the dsPIC33CK256MP508 family's DMA is based on addresses and can support any peripheral address, and includes data bus collision detection to prevent CPU Stalls. For more detailed information, see Section 10.0 "Direct Memory Access (DMA) Controller" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). #### CAPACITORLESS REGULATOR The dsPIC33CK256MP508 family features a new capacitorless voltage regulator. The dsPIC33CK256MP508 family does not require a large capacitor for the core voltage and removes the potential of shorting the core voltage to other voltages. The dsPIC33CK256MP508 family features three regulators; two regulators power the core and one regulator powers the PLLs. Regulator control during Sleep has changed slightly with the VREGSF bit (RCON<11>) being replaced with the LPWREN bit (VREGCON<15>). The VREGCON register also has controls for placing the three regulators in lower power modes. For more information, refer to Section 30.4 "On-Chip Voltage Regulators" within Section 30.0 "Special Features" in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349). #### I/O PORTS The dsPIC33EPXXXGS70X/80X and dsPIC33CK256MP508 families are not pin compatible and have different pinouts on all packages. Refer to the "Pin Diagrams" section in the "dsPIC33CK256MP508 Family Data Sheet" (DS70005349) for details. The dsPIC33CK256MP508 devices also implement enhanced Change Notification (CN), including some additional SFRs. The enhanced functionality includes: - Port Change or Edge Detection modes - Individual port CN enables - · Individual port CN status bits - · Individual port CN interrupt enables and flags The individual controls and status bits allow user software to know which port instance (0-15), within the port, has had an event without having to read the port SFR to determine which has changed. For more detailed information, see **Section 8.0 "I/O Ports"** in the *"dsPIC33CK256MP508 Family Data Sheet"* (DS70005349). # **APPENDIX A: REVISION HISTORY** # **Revision A (September 2018)** This is the initial version of this document. #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net. PICkit, PICtail, PowerSmart, PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-3564-8 # Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 China - Chengdu Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 **China - Guangzhou** Tel: 86-20-8755-8029 **China - Hangzhou** Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 **China - Nanjing** Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 **China - Shanghai** Tel: 86-21-3326-8000 China - Shenyang Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 **China - Suzhou** Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 Korea - Daegu Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 **Germany - Heilbronn** Tel: 49-7131-67-3636 **Germany - Karlsruhe** Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 **Israel - Ra'anana** Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 Poland - Warsaw **Poland - Warsaw** Tel: 48-22-3325737 **Romania - Bucharest** Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 **Sweden - Stockholm** Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820