

# **AN3176**

## **ATA6570 CAN Partial Networking Configuration**

Author: Thomas Kopp

Microchip Technology Inc.

#### INTRODUCTION

The ATA6570 is a stand-alone high-speed CAN transceiver with partial networking that interfaces a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus designed for high-speed CAN applications in the automotive environment.

The ATA6570 provides local and enhanced remote wake-up capabilities and is available in a SOIC-14 package. It has a very low power consumption in the Standby and Sleep modes. Besides local wake-up via the WAKE pin and remote wake-up pattern according to ISO 11898-2: 2016, the ATA6570 additionally supports ISO 11898-2: 2016 compliant CAN partial networking. A CAN frame decoder evaluates the bus traffic and checks for a matching frame that has been configured into registers via the SPI. The device is able to keep the complete ECU in a low-power mode even when bus traffic is present until a valid wake-up frame is received.

This application note describes the steps necessary to configure the device for selective wake-up according to ISO 11898-2: 2016.

# CONFIGURING THE WAKE-UP FRAME

The following registers need to be configured for the Wake-Up frame to work. Depending on what parts of the frame should be used for wake-up, the configuration bits have to be set. Table 1 gives an overview of this process.

1. TRXCR (0x20)

Set CPNE to '1' to enable selective wake-up.

CFDPE must be set to '1' if CAN FD frames should be ignored.

#### 2. TRXECR (0x23)

Set CWUE to '1' to enable CAN wake-up detection.

#### 3. CFCR (0x2F)

Configure Standard/Extended ID, whether or not DLC and data should be checked against the data mask (bit PNDM) and set the DLC.

The device can now be configured to wake up on a specific frame or on a group of IDs. To use a specific frame configure the CIDRx registers described in CIDRx (0x27 - 0x2A). To configure a group of frames, configure the CIDMRx registers described in CIDMRx (0x2B - 0x2E).

#### 4. CIDRx (0x27 - 0x2A)

These registers store the Standard ID/Extended ID, depending on how IDE was configured in Step 3 - CFCR (0x2F).

#### 5. CIDMRx (0x2B - 0x2E)

These registers store the Standard ID/Extended ID Mask, depending on how IDE was configured in Step 3.

The ID of every incoming frame in Selective Sleep mode is checked against the ID configured in CIDRx. All bits set to '1' in the mask register are ignored in the comparison.

#### 6. CDMRx (0x68-0x6F)

These registers store a Mask for the data bytes. As soon as there is at least one matching '1' between frame and mask in any of the bytes the transceiver will wake-up.

Care must be taken that for DLC < 8 the first DM byte to be used is NOT DM0. It starts with DM(8-DLC). See Table 2 for reference.

#### 7. TRXCR (0x20)

After the correct configuration for Partial Networking has been written it must be confirmed by writing a '1' to the PNCFOK bit in register TRXCR.

TABLE 1: SELECTIVE WAKE-UP OPTIONS

| Parts of the Frame to Check         | Bits to Configure                  | Registers to Configure                       |  |  |  |
|-------------------------------------|------------------------------------|----------------------------------------------|--|--|--|
| Identifier + Valid CRC              | CWUE = '1', CPNE = '1', PNDM = '0' | TRXCR, TRXECR, CFCR, CIDRx,<br>CIDMRx        |  |  |  |
| Identifier + DLC + Data + Valid CRC | CWUE = '1', CPNE = '1', PNDM = '1' | TRXCR, TRXECR, CFCR, CIDRx,<br>CIDMRx, CDMRx |  |  |  |

# **AN3176**

TABLE 2: CAN FRAME TO DATA MASK MATCHING

| Туре      | DLC     |     |        |        |        |        |        |        |        |        |     |
|-----------|---------|-----|--------|--------|--------|--------|--------|--------|--------|--------|-----|
| CAN frame | DLC > 8 | DLC | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | CRC |
| Data Mask | _       | DLC | 00     | DM1    | DM2    | DM3    | DM4    | DM5    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 8 | DLC | Byte0  | Byte1  | Byte2  | Byte3  | Byte4  | Byte5  | Byte6  | Byte7  | CRC |
| Data mask | _       | DLC | DM0    | DM1    | DM2    | DM3    | DM4    | DM5    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 7 |     | DLC    | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | CRC |
| Data mask | _       | _   | DLC    | DM1    | DM2    | DM3    | DM4    | DM5    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 6 |     | _      | DLC    | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | CRC |
| Data mask | _       | _   |        | DLC    | DM2    | DM3    | DM4    | DM5    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 5 | _   | _      | _      | DLC    | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | CRC |
| Data mask | _       | _   | _      | _      | DLC    | DM3    | DM4    | DM5    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 4 | _   | _      | _      | _      | DLC    | Byte0  | Byte 1 | Byte 2 | Byte 3 | CRC |
| Data mask | _       | _   | _      | _      | _      | DLC    | DM4    | DM5    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 3 | _   | _      | _      | _      | _      | DLC    | Byte 0 | Byte 1 | Byte 2 | CRC |
| Data mask | _       | _   | _      | _      | _      |        | DLC    | DM5    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 2 | _   | _      | _      | _      | _      |        | DLC    | Byte 0 | Byte 1 | CRC |
| Data mask | _       | _   | _      | _      | _      | _      | _      | DLC    | DM6    | DM7    | CRC |
|           |         |     |        |        |        |        |        |        |        |        |     |
| CAN frame | DLC = 1 |     | _      |        |        | _      | _      | _      | DLC    | Byte 0 | CRC |
| Data mask | _       | _   | _      | _      | _      | _      | _      | _      | DLC    | DM7    | CRC |

### **Locking the Configuration**

After the configuration has been written it can be locked to protect it against accidental modification via SPI.

The RWPR - Register Write Protection Register provides bits to lock register regions from further change.

The following bits should be set. Care must be taken that this can only happen after the device is fully configured as there are other registers in the locked regions.

1. Bit 6 - WP6

This bit locks the Data mask and the GLF register.

2. Bit 2 - WP2

This bit locks the ID and ID mask registers and the transceiver configuration.

### **Checking the Configuration**

Now the entire configuration can be checked for errors.

All the configured registers should be read and checked against the expected value.

#### **Example Configurations**

 Wake up on two specific STD ID (0xC0 and 0xC1), DLC = 0 no data

TRXCR = 0x50, TRXECR = 0x03

CFCR = 0x00, CIDR0 = 0x00

CIDR1 = 0x00, CIDR2 = 0x00

CIDR3 = 0x03, CIDMR0 = 0x00

CIDMR1 = 0x00, CIDMR2 = 0x04

CIDMR3 = 0x00, TRXCR = 0x72

Wake up on one specific EXT ID (0xAA02), DLC = 2, bit 2 in Byte 0 or bit 3 in Byte 1.

TRXCR = 0x50, TRXECR = 0x03,

CFCR = 0xB2, CIDR0 = 0x02,

CIDR1 = 0xAA, CIDR2 = 0x00,

CIDR3 = 0x00, CIDMR0 = 0x00,

CIDMR1 = 0x00, CIDMR2 = 0x00,

CIDMR3 = 0x00, CDMR0 = 0x04,

CDMR1 = 0x08, TRXCR = 0x72

#### **REFERENCES**

- 1. ATA6570 Product Details
- ATA6570 Data Sheet, "High-Speed CAN Transceiver with Partial Networking", Microchip Technology Inc.

## **AN3176**

### APPENDIX A: REVISION HISTORY

## Revision C (September 2022)

• Updated the "Example Configurations" section.

## Revision B (August 2019)

• Updated the "Example Configurations" section.

## Revision A (July 2019)

· Original release of this document

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach. Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019-2022, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-1292-6



## Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Fax: 63

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis
Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

**Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

**Germany - Garching** Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820